# High Precision RTC module – SD2405AL (V1.00)

#### Integrated RTC/Crystal

### **1.General Description**

The SD2405AL is an extremely accurate l<sup>2</sup>c real-time clock(RTC) with crystal compensation, inner chargeable battery. The SD2405AL is available in industrial temperature ranges.

The SD2405AL is dual power supply system. When the primary power supply goes down to an assigned value or resumes from low power, the system can switch between the primary power supply and battery automatically.

The SD2405AL can generates various periodic interrupt clock pulses lasting for long period (one year), and three alarm interrupts can be made by year,month,date,days of the week, hours, and minutes, seconds. It also provides a selectable 32.768KHz~1Hz clock output for an external MCU. The product incorporates a time trimming circuit that adjusts the clock with higher precision by adjusting any errors in crystal oscillator frequencies based on signals from the CPU. A 12-bytes general SRAM is implemented in the SD2405AL.

### 2.Features:

- Operation voltage range:3.3V~5.5V.
- Low-power:typical 1uA (inner battery, Ta=25°C)
- Accuracy ±5ppm from -40°C to +85°C.
- Fast (400kHz) I<sup>2</sup>C Interface(4.5~5.5V).
- Real-Time Clock Counts Seconds, Minutes, Hours, Day, Date, Month, and Year with Leap Year Compensation Valid Up to 2100.
- Time-of-Year, Month, Day, Week, Hour, Minute, Second Alarms.
- Programmable Square-Wave Output:32768hz,4096hz...1hz..1/16hz.
- Countdown timer interrupt.
- High precision time trimming circuit.
- 12-hour/24-hour time display selectable.
- CMOS logic
- ROHS Recognized.
- Package: 16-pin, 300-mil DIP.

## 3. block diagram



### 4.Pin Configuration



Pin Number Nam Function Typical 1、5、6、7、16 NC No connection No connection or GND connection Testing pin for Voltage of Inner battery, output via No connection(only use 2 TEST 100k resistor for testing) 8 GND Ground Serial Data Input/Output. This pin is the data Open-N-channel output, 9 SDA input/output for the I2C serial interface. This cmos input. When open-drain pin requires an external pull-up backup power source is used, the function of this resistor. pin is disabled. Serial Clock Input. This pin is the clock input for cmos input. When SCL 10 the I2C serial interface and is used to backup power source is synchronize data movement on the serial used, the function of this interface. pin is disabled.

#### IIC 串行接口的实时时钟IC

| 11 | INT              | Active-Low Interrupt or Square-Wave Output. This open-drain pin requires an external pullup resistor connected to a supply at 5.5V or less. If not used, this pin can be left float | Open-N-channel output |
|----|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 12 | $V_{\text{DD}}$  | DC Power Pin for Primary Power Supply. This pin should be decoupled using a $0.1 \mu F$                                                                                             | 3_3V~5_5V             |
| 15 | V <sub>out</sub> | 3.0V Output Power Pin                                                                                                                                                               | I≤30mA , V=3.0V±2%    |

## 5.Registers

## 5.1 Table of the RTC registers

| ۸dd               | Register   | Register               |                    |                             |                       |                                | BIT                 |                  |                 |              | Value                           | Default                          |
|-------------------|------------|------------------------|--------------------|-----------------------------|-----------------------|--------------------------------|---------------------|------------------|-----------------|--------------|---------------------------------|----------------------------------|
| Add.              | bank       | name                   | D7                 | D6                          | D5                    | D4                             | D3                  | D2               | D1              | D0           | (DEC)                           | (BIN)                            |
| 00H               | Real time  | Second                 | 0                  | S40                         | S20                   | S10                            | S8                  | S4               | S2              | S1           | 0-59                            | XXXX-XXXX                        |
| 01H               | clock      | Minute                 | 0                  | MN40                        | MN20                  | MN10                           | MN8                 | MN4              | MN2             | MN1          | 0-59                            | XXXX-XXXX                        |
| 02H               | register   | Hour                   | 12_/24             | 0                           | H20<br>P/A_           | H10                            | H8                  | H4               | H2              | H1           | 0-23                            | XXXX-XXXX                        |
| 03H               |            | Week                   | 0                  | 0                           | 0                     | 0                              | 0                   | W4               | W2              | W1           | 0-6                             | XXXX-XXXX                        |
| 04H               |            | Day                    | 0                  | 0                           | D20                   | D10                            | D8                  | D4               | D2              | D1           | 1-31                            | XXXX-XXXX                        |
| 05H               |            | Month                  | 0                  | 0                           | 0                     | MO10                           | MO8                 | MO4              | MO2             | MO1          | 1-12                            | XXXX-XXXX                        |
| 06H               |            | Year                   | Y80                | Y40                         | Y20                   | Y10                            | Y8                  | Y4               | Y2              | Y1           | 0-99                            | XXXX-XXXX                        |
| 07H               | Time alarm | Second alarm           | 0                  | AS40                        | AS20                  | AS10                           | AS8                 | AS4              | AS2             | AS1          | 0-59                            | 0000-0000                        |
| 08H               | register   | Minute alarm           | 0                  | AMN40                       | AMN20                 | AMN10                          | AMN8                | AMN4             | AMN2            | AMN1         | 0-59                            | 0000-0000                        |
| Add.              | Register   | Register<br>Hour alarm | 0<br>D7            | 0<br>D6                     | ан20<br>АРБА_         | AH10<br>D4                     | BIT<br>AH8<br>D3    | AH4<br>D2        | AH2<br>D1       | AH1<br>D0    | Value<br>0-23<br>(DEC)          | Default<br>0000-0000<br>(BIN)    |
| ØQiH              |            | ₩ <b>₽₽₽</b> ₩         | 00                 | A\$640                      | 549                   | Şŵl4D                          | <b>A</b>            | \$a∕2            | \$62            | A\$V0        | 0 <sub>N</sub> 5,9              | 20000-20000                      |
| Ø₿⊫H              | bank       | Day elan               | 00                 | MgN40                       | MD20                  | MD110                          | MDS                 | MD4              | MD2             | MD1          | ପ-59                            | XXXXX-XXXXXX                     |
| ď2H               | Real time  | Mouth alarm            | 12 <sup>0</sup> /2 | 4 0 <sup>0</sup>            | H&0                   | 44919                          | АЩОВ                | АМД4             | AMQ2            | AMQ1         | đ-23                            | XXXX-XXXX                        |
| 0DH               | clock      | Year alarm<br>Hour     | AY7                | AY6                         | P)A5                  | AY4                            | AY3                 | AY2              | AY1             | AY0          | 0-99                            | 0000-0000                        |
| 05H               | registers  | AlarWeekable           | 0 <sub>0</sub>     | EA₽                         | EA <b>₩</b> O         | ЕĄD                            | Е <b>Q</b> W        | ĕX₩              | EXWA            | ₽X\$         | Q <sub>t/</sub> 6               | 20000-20000                      |
| <del>@</del> ₽Ң   | Control    | PARM                   | WRT @3             | 0 <sub>0</sub>              | INDF20                | 1PtbP                          | D <sub>8</sub> 8    | wR162            | B               | R₽ĴF         | 1 <sub>N</sub> A1               | 20000-20000                      |
| Q <del>5</del> ⊮H | register   | Month                  | WRT 1              | ι <sub>M</sub> ρ            | IN♥S1                 | M930                           | FØØÅT               | ıMP€             | IMQZ            | ıMĢ€         | 1 <sub>ℕ/Å</sub> 2              | 20000-20000                      |
| Q6⊮H              | s          | Ketest                 | A <b>¥§</b> 0      | <b>Y</b> 640                | <del>162</del> 9      | ¥61519                         | £8                  | Ř                | Fl¥a            | FSb          | 0 <sub>N</sub> 9,9              | XXXXX-XXXXX                      |
| Qẫ₩               |            | Se <del>ç</del> qnd    | 00                 | <b>ሉ</b> ୍ବ୍ୟ0              | AŞ <u>2</u> 0         | A\$410                         | ASS                 | ASA              | AS <sub>2</sub> | A <b>S</b> 1 | 0 <sub>N</sub> 5 <sub>A</sub> 9 | 0 <del>990<sup>_</sup>0990</del> |
| Q8н               |            | Count down             | тр9                | A∰N40                       | A₩ <u>₩</u> ₽20       | А₩ <u>№</u> 10                 | A∰§8                | A₩94             | A∰N/2           | A∰Ŋ1         | <del>0-253</del>                | 09967-9996                       |
| 09H               | General    | (12Bytes)              | BIT7               | BIT6                        | AH20<br>BIT5          | BIT4                           | BIT3                | BIT2             | BIT1            | BIT0         | N/A                             | XXXX-XXXX                        |
| 1FH<br>0AH        | Time alarm | Hour alarm             | 0                  | 0                           | ۸\\\/5                | AH10                           | AH8                 | AH4              | AH2             | AH1          | 0-23<br>N/A                     | 0000-0000                        |
|                   | registers  | Dav alarm              | 0                  | 0                           | A₽(A_                 |                                |                     |                  |                 |              | 1_31                            | 0000-0000                        |
|                   | 5.2        | Real Time C            |                    | Register                    | s [00h to             |                                |                     |                  |                 |              | 1-31                            | 0000-0000                        |
|                   |            | VeBkoalarDoT           | -<br>              | al taxino                   | oloANA r              |                                |                     | nno <del>r</del> | nin atu c       |              | 0_99                            | 0000-0000                        |
| 0EH               |            | degimal E              |                    | rmat <sub>av</sub>          | FAMO                  | FAD                            | FAW                 | FAH              | FAMN            | FAS          | N/A                             | 0000-0000                        |
| 0EH               |            | Spapeds                | andrM              | linutes:                    | range                 | ſr <u>Ŗ</u> ţ <del>Ţ</del> Q=1 | o 58;               | WRTC2            | 0               | RTCF         | N/A                             | 0000-0000                        |
| 10H               |            | Hours: ca              | n be s             | ,<br>et 1 <mark>⊉</mark> -h | oµr <sub>T</sub> er₁2 | 4 <sub>1</sub> hour            | m <sub>e</sub> gge; | INTDE            |                 | INTEE        | N/A                             | 0000-0000                        |
| 11H               | Control    | day <sub>R3</sub> fron | 1 1 to             | 31, <sub>0</sub>            | TDS1                  | TDS0                           | FS3                 | FS2              | FS1             | FS0          | N/A                             | 0000-0000                        |
| 12H               | registers  | Month :fro             | om 1 t             | o 12<br>F6                  | F5                    | F4                             | F3                  | F2               | F1              | F0           | N/A                             | 0000-0000                        |
| 13H               |            | Year :fror             | n Q to             | 99.<br>TD6                  | TD5                   | TD4                            | TD3                 | TD2              | TD1             | TD0          | 0-255                           | 0000-0000                        |
| 14~               | General    |                        |                    |                             |                       |                                |                     |                  |                 |              |                                 |                                  |
|                   | RAM        | (12Bytes)              | BIT7               | BIT6                        | BIT5                  | BIT4                           | BIT3                | BIT2             | BIT1            | BIT0         | N/A                             | XXXX-XXXX                        |

----

Day of the Week: from 0 to 6.

### 24 HOUR TIME

If 12\_/24 bit of the Hour register is "1", the RTC uses a 24-hour format. If the 12\_/24 bit is "0", the RTC uses a 12-hour format

Note:

- 1. You must clear the hour's highest bit 12\_/24 after you have gotten the data from the hour register, otherwise it will be incorrect when the time is P.M.
- 2. After power on reset, the real time clock data registers aren't cleaned or set to be "1".
- 3. When writing the real time data into RTC registers(00H ~ 06H), you must write all of the total seven bytes data one time .

For exemple: when the time is "2006-12-20 Wednesday 18:19:20(24-hour format)", the register 00~07H should be Assigned by 20H, 19H, 98H, 03H, 20H, 12H, 06H. The assignment of hour should be paid more attention, since 12\_/24 bit is "1".

### 5.3 Interrupt Control Register [08h to 13h]

The SD2405AL have three different interrupts and are controlled by these bits of the INTAE, INTFE, INTDE :

| No. | Interrupt enable bit | Interrupt name            | Interrupt flag |
|-----|----------------------|---------------------------|----------------|
|     | (1=enable,0=disable) | interrupt hame            | (1=Yes,0=No)   |
| 1   | INTAE                | Alarm Interrupt           | INTAF          |
| 2   | INTFE                | Frequency Interrupt       |                |
| 3   | INTDE                | Countdown timer interrupt | INTDF          |

When the alarm interrupt is generated, the interrupt flag INTAF bit is set to 1; when the countdown interrupt is generated, interrupt flag INTDF bit is set to 1; if the flag bits is set to 1, it need to clear by progarm. Frequency interrupt hasn't any flag.

The three interrupts used one output pin INT. The INT output is selected via INTS0, INTS1 which are the control register bits of the control register(CTR2).

| No. | INTS1 | INTS0 | Function                  |  |  |
|-----|-------|-------|---------------------------|--|--|
| 0   | 0     | 0     | Disable output            |  |  |
| 1   | 0     | 1     | Alarm Interrupt           |  |  |
| 2   | 1     | 0     | Frequency Interrupt       |  |  |
| 3   | 1     | 1     | Countdown timer interrupt |  |  |

(1) Alarm Interrupt

The alarm interrupt is enabled via the INTAE bit, and the alarm time data include second, minute, hour, day, week, month and year are stored in time alarm registers(07h~ 0Dh).

Note: the highest bit of hour alarm register(09h) must be clear to logic "0" all the time. Real time alarm enable register is 0EH:

| BIT      | D7 | D6    | D5    | D4    | D3    | D2    | D1     | D0     |
|----------|----|-------|-------|-------|-------|-------|--------|--------|
| Bit name | 0  | EAY   | EAMO  | EAD   | EAW   | EAH   | EAMN   | EAS    |
| Alarm    |    | Year  | Month | Day   | Week  | Hour  | Minute | Second |
| enable   | -  | (0Dh) | (0Ch) | (0Bh) | (0Ah) | (09h) | (08h)  | (07h)  |

Note:1=enable ,0=disable.

When one or more of the alarm registers are loaded with a valid second,minute, hour, day ,week,month,year and its corresponding alarm enable bit is a logic 1, then that information will be compared with the current second,minute, hour, day ,week,month,year, When all enabled comparisons first match, the bit INTAF (Alarm flag) is set. Note:

- 1. When the week alarm and the date alarm are both enable at the same time, only the date alarm is valid and the week alarm is invalid.
- Week alarm register data's format is different from real-time clock week data format. The bit of Week alarm register AW6.AW5.AW4.AW3.AW2.AW1.AW0 is respectively indicated Saturday, Friday, Thursday, Wednesday, Tuesday, Monday, Sunday. For example, AW6, AW1 = 1, and other bits are clear to 0, alarm interrupt will be output from INT pin on Monday and Saturday.

The INTAF bit will automatically be cleared when the alarm enable register is written . The alarm interrupt output function is selected by setting the INTS1 bit to "0",theINTS0 bit to "1",

The alarm function can be set in either single event alarm mode or periodic interrupt alarm mode (seclcted by IM bit).

| IM | Alarm interrupt mode     | INT                                         |
|----|--------------------------|---------------------------------------------|
| 0  | single event alarm       | Remain low until the INTAF bit is reset     |
| 1  | periodic interrupt alarm | Periodic pulse until the INTAF bit is reset |

For exemple:

1. Let register 0EH=00000001B, second alarm register 07H=20H, bit INTAE=1、IM=1、INTS1=0、INTS0=1. Once second data reaches 20H, INT will generate a 250ms-width



pulse:

2. Let register 0EH=00001111B, week alarm register 0AH=0010 0110B, hour alarm register 09H=08h, minute alarm register 08H=30h, second alarm register 07H=00h, Bit INTAE=1、IM=1、INTS1=0、INTS0=1, when reaching 8:30:00 on Mon, Tue, Fri, INT Pin will generate a 250ms-width pulse

3. Let register 0EH=00010111B,day alarm register 0BH=01h,hour alarm register 09H=08h,minute alarm 08H=30h, second alarm 07H=00h, Bit INTAE=1 、 IM=1 、 INTS1=0 、 INTS0=1 , when reaching the first day of month at 8:30:00, INT Pin will generate a 250ms-width pulse

4. Let register 0EH=0111 0100B, year alarm register 0DH=08h,month alarm register 0CH=08h,day alarm register 0BH=08h, hour alarm register 09H=20h, Bit INTAE=1  $\times$  IM=0 $\times$  INTS1=0  $\times$  INTS0=1 $\times$  12\_/24=1, when reaching 2008-8-8 20:0:0 INT Pin will generate a 250ms-width pulse

### (2) Frequency interrupt

The frequency interrupt is enabled by setting the INTFE bit to "1". The signal frequency can be selected by the FS3, FS2, FS1, FS0 bits in the register CTR3:

| frequency(HZ) | FS3 | FS2 | FS1 | FS0 |
|---------------|-----|-----|-----|-----|
| 0             | 0   | 0   | 0   | 0   |
| 32768         | 0   | 0   | 0   | 1   |
| 4096          | 0   | 0   | 1   | 0   |
| 1024          | 0   | 0   | 1   | 1   |
| 64            | 0   | 1   | 0   | 0   |
| 32            | 0   | 1   | 0   | 1   |
| 16            | 0   | 1   | 1   | 0   |
| 8             | 0   | 1   | 1   | 1   |
| 4             | 1   | 0   | 0   | 0   |
| 2             | 1   | 0   | 0   | 1   |
| 1             | 1   | 0   | 1   | 0   |
| 1/2           | 1   | 0   | 1   | 1   |
| 1/4           | 1   | 1   | 0   | 0   |
| 1/8           | 1   | 1   | 0   | 1   |
| 1/16          | 1   | 1   | 1   | 0   |
| 1S            | 1   | 1   | 1   | 1   |

(3) Countdown timer interrupt

The countdown timer interrupt is enabled and disabled via the timer control register bit INTDE.The frequency source is selected by the TDS1, TDS0 bits in the control register 3(CTR3).

| TDS1 | TDS0 | Source clock(HZ) |
|------|------|------------------|
| 0    | 0    | 4096             |
| 0    | 1    | 64               |
| 1    | 0    | 1                |
| 1    | 1    | 1/60             |

When countdown timer interrupt is enabled and an 8-bit binary countdown data is written into the countdown timer, the countdown timer will reduce according to the source clock. If the countdown timer reduce to zero, The countdown interrupt flag will be set (control register 1 bit INTDF) to "1" immediately. The longest period of the countdown timer interrupt is 256 minutes.

### 5.4 Time Trimming Register [12h]

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO |
|----|----|----|----|----|----|----|----|
| 0  | F6 | F5 | F4 | F3 | F2 | F1 | FO |

For the following reasons:

- In general crystal oscillators are classified by their central frequency of CL (load capacitance) and available further grouped in several ranks as ±10, ±20 and ±50ppm of fluctuations in precision.
- 2) The fluctuation of IC circuit frequency is  $\pm 5 \sim 10$  ppm at room temperature.

- 3) Here, the clock accuracy at room temperature varies along with the variation of the characteristic of crystal oscillator.
- 4) The influence of stray capacitance on circuit board
- These factors will cause large errors
- Using the time trimming circuit gain or lose of clock may be adjusted with high precision by changing clock pulses for one second every 20 seconds.

#### F6 to F0:

- The time trimming circuit adjust one second count based on this register readings when second digit is 00,20, or 40 seconds. Normally, counting up to seconds is made once per 32,768 of clock pulse (or 32,000 when 32.000KHz crystal is used) generated by the oscillator. Setting data to this register activates the time trimming circuit.
- Register counts will be incremented as ((F5, F4, F3, F2, F1, F0)-1) x2 when F6 is set to "0".
- Register counts will be decremented as ((/F5, /F4, /F3, /F2, /F1, /F0) +1) x2 when F6 is set to "1".
- Counts will not change when (F6, F5, F4, F3, F2, F1, F0) are set to (\*, 0, 0, 0, 0, 0, \*).

For example, when 32.768KHz crystal is used.

- When (F6, F5, F4, F3, F2, F1, F0) are set to (0,1, 0, 1, 0, 0, 1), counts will change as: 32768+ (29-1) \*2=32824 (clock will be delayed) when second digit is 00, 20, or 40.
- When (F6, F5, F4, F3, F2, F1, F0) are set to (0, 0, 0, 0, 0, 0, 1), counts will remain 32,768 without changing when second digit is 00, 20, or 40.
- When (F6, F5, F4, F3, F2, F1, F0) are set to (1, 1, 1, 1, 1, 1, 1, 0), counts will change as: 32768- (1+1) \*2=32764 (clock will be advanced) when second digit is 00, 20, or 40.
- Adding 2 clock pulses every 20 seconds: 2/ (32768\*20) =3.051ppm (or 3.125ppm when 32.000KHZcrystal is used), delays the clock by approx. 3ppm. Likewise, decrementing 2 clock pulses advances the clock by 3ppm. Thus the clock may be adjusted to the precision of±1.5ppm.
- Note: that the time trimming function only adjusts clock timing and oscillation frequency but 32.768KHz clock output is not adjusted

#### Computational method of time trimming register value

1. When oscillation frequency  $^{*1}$  > target frequency  $^{*2}$  (clock gain)

Adjustment amount\*3

$$= \frac{(OscilationFrequency - T \arg etFrequency + 0.1)}{2}$$

OscillationFrequency  $* \frac{1}{2}(T \arg etFrequency * 20)$ 

= (Oscillation frequency - Target frequency) x 10 +1

\*1) Oscillation frequency: Clock frequency output from the INT pin

\*2) Target frequency: TYP. 32.768KHz to 32.000KHz

- \*3) Adjustment amount: A value to be set finally to F6 to F0 bits. This value is expressed in 7 bit binary digits with sign bit (two's compliment).
- 2. When oscillation frequency = target frequency (no clock gain or loss)

Set the adjustment value to 0 or +1, or -64, or -63 to disable adjustment.

3. When oscillation frequency < target frequency (clock losses)

Adjustment amount

 $\frac{(OscilationFrequency - T \arg etFrequency)}{OscillationFrequency * \frac{2}{(T \arg etFrequency * 20)}}$ 

= (Oscillation frequency - Target frequency) x 10

### Example of Calculations

1) When oscillation frequency = 32770kHz; target frequency = 32768kHz Adjustment value = (32770-32768+0.1) /(32770\*2/(32768\*20))

=(32770-32768)\*10+1=21

Set (F6, F5, F4, F3, F2, F1, F0) = (0, 0, 1, 0, 1, 0, 1)

2) When oscillation frequency =32762kHz; target frequency = 32768kHz

Adjustment value = (32762-32768) /(32762\*2/(32768\*20))

= (32762-32768)\*10=-60

To express –60 in 7bi binary digits with sign bit (two's compliment)

Subtract 60(3Ch) from 128(80h) in the above case, 80h-3Ch=44h

Thus set (F6, F5, F4, F3, F2, F1, F0) = (1, 0, 0, 0, 1, 0, 0)

After adjustment, adjustment error against the target frequency will the approx.  $\pm 1.5$  ppm at a room temperature.

Notice:

1) Clock frequency output from the INT pin will change after adjustment by the clock adjustment circuit.

2) Adjustment range:

A)When oscillation frequency is higher than target frequency, the range of adjustment values is (F6, F5, F4, F3, F2, F1, F0) = (0, 0, 0, 0, 0, 0, 1) to (0, 1, 1, 1, 1, 1, 1) and actual adjustable amount shall be -3.05ppm to -189.2ppm (-3.125ppm to 193.7ppm for 32000Hz crystal).

B) When oscillation frequency is lower than target frequency, the range of adjustment values is (F6, F5, F4, F3, F2, F1, F0) = (1, 1, 1, 1, 1, 1, 1) to (1, 0, 0, 0)

0, 0, 1, 0) and actual adjustable amount shall be 3.05ppm to 189.2ppm (3.125ppm to 193.7ppm for 32000Hz crystal).

## 5.5 User Registers

Addresses [14h to 1Fh]

SD2405AL provides 12 bytes of general-purpose RAM for the user to store data.

#### (1) WRITE RTC ENABLE BIT (WRTC1, WRTC2, WRTC3):

Registers (00H ~ 1FH) RTC  $\,$  write enable bits. When the three bits are set to "1", RTC is enable to be written.

**Write enable**: Setting the three bits must follow the sequencing: Set the WRTC1 bit to "1" first, then set the WRTC2 and WRTC3 to "1".

**Write disable**: Setting the three bits must follow the sequencing: Set the WRTC2 and WRTC3 bits to "0" first, then set the WRTC1 to "0".

- (2) AUTO RESET ENABLE BIT (ARST): Enables/disables the automatic reset of the INTAF and INTDF status bits. When ARST bit is set to "1", these status bits are reset to "0" after a valid read of the respective status register (with a valid STOP condition). When the ARST is cleared to "0", the user must reset the INTAF and INTDF bits.by your program
- (3) FREQUENCY OUTPUT AND INTERRUPT BIT (FOBAT): This bit is used for enables/disables the INT pin during battery backup mode (i.e. VBAT power source active). When the FOBAT is set to "1" the INT pin is disabled during battery backup mode. This means that both the frequency output and alarm output functions are disabled. When the FOBAT is cleared to "0", the INT pin is enabled during battery backup mode.
- (4) **POWER ON BIT (**RTCF): when the dual power( both Vdd add Vbat ) reset, the RTCF bit will be set to "1". this bit can be read only.

## 6. IIC Serial Interface

The SD2405AL supports a bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is the master and the device being controlled is the slave. The master always initiates data transfers and provides the clock for both transmit and receive operations. Therefore, the SD2405AL operates as a slave device in all applications.

#### 6.1 Protocol Conventions

#### (1) Start condition

The SCL and SDA pins are at the "H" level when no data transmission is made. Changing the SDA from "H" to "L" when the SCL and the SDA are "H" activates the start condition and access is started.

#### (2) Stop condition

Changing the SDA from "L" to "H" when the SCL is "H" activates stop condition and accessing stopped.





(3) Data valid:

The state of the data line represents valid data when, after a START condition, the data line is stable for the duration of the HIGH period of the clock signal. The data on the line must be changed during the LOW period of the clock signal. There is one clock pulse per bit of data.

Each data transfer is initiated with a START condition and terminated with a STOP condition. The number of data bytes transferred between START and STOP conditions is not limited, and is determined by the master device. The information is transferred byte-wise and each receiver acknowledges with a ninth bit.

#### (4) Acknowledge:

An acknowledge (ACK) is a software convention used to indicate a successful data transfer. The transmitting device, either master or slave, releases the SDA bus after transmitting eight bits. During the ninth clock cycle, the receiver pulls the SDA line LOW to acknowledge the reception of the eight bits of data.

The SD2405AL responds with an ACK after recognition of a START condition followed by a valid Identification Byte, and once again after successful receipt of an Address Byte. The SD2405AL also responds with an ACK after receiving a Data Byte of a write operation. The master must respond with an ACK after receiving a Data Byte of a read operation.



VALID DATA CHANGES, AND ACKNOWLEDGE RESPONSE FROM RECEIVER

### 6.2 The transmission format of data/command

#### (1)Device address

The high effective 7 bits (bit7---bit1) in the address byte are defined as device type ID. In SD2405AL, these 7 bits are 0110010. The lowest bit0 is defined as R/W mode. When this bit is "1", it is read mode, while "0" is write mode.

The slave address:

| BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 |
|------|------|------|------|------|------|------|------|
| 0    | 1    | 1    | 0    | 0    | 1    | 0    | R/W  |

BIT7—BIT1: The slave address of the SD2405AL is defined as 0110010

BIT0: R/W definition

"1" is read mode. "0" is

write mode.

#### (2) Data transmission format

At the end of data transmission/receiving stop condition is generated to complete transmission. However, if start condition is generated without generating stop condition, repeated start condition is met and transmission/receiving data may be continued by setting the slave address again. Use this procedures when the transmission direction needs t be changed during one transmission.

| SD2405ALPI                                |                       | IIC 串          | <b>亍接口的实时时</b> 钟 | ŧС       |
|-------------------------------------------|-----------------------|----------------|------------------|----------|
| Data is written into the slave from the r | master                |                |                  |          |
| S 0 1 1 0 0 1 0 0 A                       | Data                  | A              | Data             | AP       |
| Slave address Write                       |                       |                |                  |          |
| When data is read from the slave imm      | ediately after 7b     | oit address    | ing from the m   | laster   |
| SO 1 1 0 0 1 0 1 A<br>Slave address Read  | Data                  | A              | Data             | A_ P     |
|                                           |                       |                |                  |          |
| When the transmission direction is to     | be changed dur        | ring transm    | nission          |          |
| S 0 1 1 0 0 1 0 0 A                       | <br>Data              | A Sr O         |                  |          |
| Slave address Write                       |                       |                | Slave addres     | IS K     |
| A Data                                    | A                     | Data           |                  | A_ P     |
|                                           |                       |                |                  | <b>▲</b> |
| Info                                      | orm read has been co  | ompleted by 1  | not generating — |          |
| an a                                      | icknowledge signal, " | to the slave s | ide.             |          |
| Master to slave Slave to maste            | r A A                 | A_             | Acknowledge      | e signal |
| S Start signal P Stop signal              | Sr Repea              | ated start sig | mal              |          |

### (3)Data Transmission Write Format in the SD2405AL

- 1) First send 7 address bit(0110010), the eighth bit is write command "0". when the ninth bit is ACK signal, SD2405AL is under writing condition.
- In the following byte, the low 5 bits are determined as internal address in SD2405AL(00H-1FH), the high 3 bits are transmission mode.
- 3) After writing 1 byte data, there will be 1 bit ACK signal and then writing data in next 1 byte starts. Only when there is a stop signal in the bit after ACK signal, can the writing operation be stopped.

Example of data writing (When writing to internal address 14H to 15H)



### (4)Data Transmission Read Format in the SD2405AL

The SD2405AL allows the following two readout methods of data from an internal register.

- I) The first method to reading data from the named internal address
  - The first two steps are the same as write mode.after one bit ACK signal, a new start signal will be produced to change the direction of data transmission in INTERFACE connection.
  - 2) Then send 7 address bit(0110010), the eighth bit command is "1", SD2405AL is under

data reading condition.

- 3) After another bit's ACK signal, it starts reading data normally.
- 4) When a byte data is read and CPU sends 1 bit ACK signal, a next byte data can be read. Only when the 1 bit ACK signal which is sent by CPU is high voltage, can the reading operation be stopped and then CPU sends stop signal.

Example 1 of data read (when data is read from 7H to 9H)



II) The second method to reading data from the internal register is to start reading immediately after writing to the slave address(0110010) and the (R/W) bit. Since the internal address pointer is set to 00h by default, this method is only effective when reading is started from the internal address 00h.



#### (5)Data Transmission Under Special Condition

The SD2405AL hold the clock tentatively for duration from start condition to stop condition to avoid invalid read or write clock on carrying clock. To prevent invalid read or write clock shall be made during one transmission operation. When 0.5 seconds elapses after start condition any access to the SD2405AL is automatically released to release tentative hold of the clock and access from the CPU is forced to be terminated (automatic resume function from the interface).

Also a second start condition after the first condition and before the stop condition is

regarded as the "repeated start condition". Therefore, when 0.5 seconds passed after the first start condition, access to the SD2405AL is automatically released.

The user shall always be able to access the real-time clock as long as the following two conditions are met.

1) No stop condition shall be generated until clock read/write is started and completed.

2) One cycle read/write operation shall be completed within 0.5 second.

#### 7. Power Control Operation

The power control circuit accepts a VDD and a VBAT input.

#### Normal Mode (VDD) to Battery Backup Mode (VBAT)

To transition from the VDD to VBAT mode, the following condition must be met:  $V_{DD} < V_{BAT} - V_{BATHYS}$ , where  $V_{BATHYS} \approx 100 \text{mV}$ 

#### Battery Backup Mode (VBAT) to Normal Mode (VDD)

The SD2405AL device will switch from the VBAT to VDD mode when the following condition

occurs:

 $V_{DD} > V_{BAT} + V_{BATHYS}$ , where  $V_{BATHYS} \approx 100 \text{mV}$ 

These power control situations are illustrated in the following figure



**BATTERY SWITCHOVER** 

In order to reduce the power consumption and improve the reliability, the I2C bus is disable in battery backup mode, but the function of internal counter is normal during battery backup mode. Except the pin SCL and SDA, all the inputs and outputs of the ISD2405AL are active during battery backup mode unless disabled via the control register. The User SRAM is operational in battery backup mode down to 1.8V

#### 8. charging circuit for inner battery

When the voltage of  $V_{DD}$  is typical, the circuit will charge the battery automatically until full of charge.

The inner battery capacity is 5.5mAh, the RTC can work more than half a year. It can be fully charged over 100 times.

#### 9. Power-on Reset

The reset circus only reset parts of the registers excluding Real time clock registers,

### 10. instructions

1. To prevent the noise of the circus, two capacities should be laid near the chip. Typically 0.1uF and 22uF

## 11. Application reference circuit



## 12. Absolute Maximum Rating

| Voltage on VDD,SCL,SDA,and INT                                                                                                                                                                        | pins(Respect to Ground)0.5V to                                                                                                                                                                                      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                       | 7.0V Lead                                                                                                                                                                                                           |
| Temperature(Soldering,10s)                                                                                                                                                                            |                                                                                                                                                                                                                     |
| Stresses beyond those listed under "Absolute Maximum Ratings"<br>operation of the device at these or any other conditions beyond I<br>absolute maximum rating conditions for extended periods may aft | may cause permanent damage to the device. These are stress ratings only, and functions<br>those indicated in the operational sections of the specifications is not implied. Exposure to<br>fect device reliability. |

### **13. DC CHARACTERISTICS**

| SYMBOL           | PARAMETER                      | CONDITIONS                      | MIN   | TYP  | MAX | UNITS | NOTES |
|------------------|--------------------------------|---------------------------------|-------|------|-----|-------|-------|
| V <sub>DD</sub>  | Main Power Supply              |                                 | 3.3   |      | 5.5 | V     |       |
| I <sub>DD1</sub> | Supply Current                 | V <sub>DD</sub> =5.0V           | 2.5uA |      | 2mA |       | 1     |
|                  |                                | V <sub>DD</sub> =3.3V           | 2.0uA |      | 2mA |       |       |
| I <sub>DD2</sub> | Supply Current win I IC Active | $V_{DD} = 5V$                   |       | 40   | 120 | μA    |       |
| $I_{BAT}$        | Battery Supply Current         | $V_{BAT}=3V$                    |       | 1000 |     | nA    |       |
| ILI              | Input Leakage Current On SCL   |                                 |       | 100  |     | nA    |       |
| ILO              | I/O Leakage Current On SDA     |                                 |       | 100  |     | nA    |       |
| VBATHYS          | V <sub>BAT</sub> Hysteresis    |                                 | 50    | 100  | 200 | mV    |       |
| INT VOL          | Output Low Voltage             | $V_{DD} = 5V$<br>$I_{OL} = 3mA$ |       |      | 0.4 | V     |       |
|                  |                                | $V_{DD} = 5V$<br>$I_{OL} = 3mA$ |       |      | 0.4 | V     |       |

## 14. power down timing sequence

| SYMBOL             | PARAMETER                         | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES |
|--------------------|-----------------------------------|------------|-----|-----|-----|-------|-------|
| V <sub>DD br</sub> | V <sub>DD</sub> negative Siewrate |            |     |     | 10  | V/ms  |       |

## **15. AC CHARACTERISTICS**

| SYMBOL              | PARAMETER                                                              | CONDITIONS                                                                                                                                    | MIN                | TYP | MAX                     | UNITS | NOTES |
|---------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------------------------|-------|-------|
| VIL                 | SDA and SCL input buffer LOW<br>voltage                                |                                                                                                                                               | -0.3               |     | 0.3×<br>V <sub>DD</sub> | V     |       |
| VIH                 | SDA and SCL input buffer HIGH voltage                                  |                                                                                                                                               | 0.7×V <sub>D</sub> |     | V <sub>DD</sub><br>+0.3 | V     |       |
| Hyteresis           | SDA and SCL input<br>buffer hysteresis                                 |                                                                                                                                               | 0.05×V             |     |                         | V     |       |
| Vol                 | SDA output buffer LOW<br>voltage sinking 3mA                           |                                                                                                                                               | 0                  |     | 0.4                     | V     |       |
| C pin               | SDA and SCL pin capacitance                                            | T <sub>A</sub> =25°C f=1MHZ V <sub>DD</sub> =5V<br>V <sub>IN</sub> =0V V <sub>OUT</sub> =0V                                                   |                    |     | 10                      | pF    |       |
| f <sub>SCL</sub>    | SCL frequency                                                          |                                                                                                                                               |                    |     | 400                     | kHZ   |       |
| t <sub>iN</sub>     | Pulse width suppression time at                                        |                                                                                                                                               |                    |     | 50                      | ns    |       |
| taa                 | SCL falling edge to SDA output data valid                              | SCL falling edge crossing<br>30%of<br>V <sub>DD</sub> until SDA exits the                                                                     |                    |     | 900                     | ns    |       |
| tbur                | Time the bus must be free<br>before the start of a new<br>transmission | SDA crossing 70% of $V_{\text{DD}}$ during a STOP condition, to SDA crossing                                                                  | 1300               |     |                         | ns    |       |
| t <sub>LOW</sub>    | Clock LOW time                                                         | Measured at the 30% of $V_{\text{DD}}$                                                                                                        | 1300               |     |                         | ns    |       |
| tніgн               | Clock HIGH time                                                        | Measured at the 70% of $V_{\text{DD}}$                                                                                                        | 600                |     |                         | ns    |       |
| t <sub>su:sta</sub> | START condition setup time                                             | SCL rising edge to SDA<br>falling                                                                                                             | 600                |     |                         | ns    |       |
| t <sub>hd:sta</sub> | START condition hold time                                              | From SDA falling edge crossing $30\%$ of V <sub>DD</sub> to SCL falling                                                                       | 600                |     |                         | ns    |       |
| t <sub>su:dat</sub> | Input data setup time                                                  | From SDA exiting the 30% to<br>70%<br>of V <sub>DD</sub> window ,to SCL rising                                                                | 100                |     |                         | ns    |       |
| t <sub>hd:dat</sub> | Input data hold time                                                   | From SCL falling edge<br>crossing<br>30% of V <sub>DD</sub> to SDA entering                                                                   | 0                  |     | 900                     | ns    |       |
| tsu:sto             | STOP condition setup time                                              | From SCL rising edge crossing 70% of $V_{DD}$ ,to SDA rising                                                                                  | 600                |     |                         | ns    |       |
| t <sub>HD:STO</sub> | Output condition hold time                                             | From SDA rising edge to<br>SCL<br>falling edge .Both crossing 70%                                                                             | 600                |     |                         | ns    |       |
| t <sub>DH</sub>     | Output data hold time                                                  | From SCL falling edge<br>crossing<br>30% of V₀₀ ,until SDA enters                                                                             | 0                  |     |                         | ns    |       |
| t <sub>R</sub>      | SDA and SCL rise time                                                  | From 30% to 70% of $V_{DD}$                                                                                                                   | 20+<br>0.1×Cb      |     | 300                     | ns    |       |
| t⊧                  | SDA and SCL fall time                                                  | From 70% to 30% of $V_{\mbox{\tiny DD}}$                                                                                                      | 20+<br>0.1×Cb      |     | 300                     | ns    |       |
| Cb                  | Capacitive loading of SDA or                                           | Total on-chip and off-chip                                                                                                                    | 10                 |     | 400                     | PF    |       |
| R <sub>PU</sub>     | SDA and SCL bus pull-up resistor off-chip                              | Maximum is determined by $t_{\text{R}}$ and $t_{\text{F}}$ For Cb=400pF,max is about 2~2.5k $\Omega$ For Cb=40pF,max is about 15~20k $\Omega$ | 1                  |     |                         | kΩ    |       |





## 16. The relationship between frequency error and temperature



## 17. Ordering Information



## 18.Packaging Information(unit: mm)

