Hierarchy |
Input |
Constant Input |
Unused Input |
Floating Input |
Output |
Constant Output |
Unused Output |
Floating Output |
Bidir |
Constant Bidir |
Unused Bidir |
Input only Bidir |
Output only Bidir |
inst|CORE_SOPC_reset_clk_domain_synch |
3 |
1 |
0 |
1 |
1 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
inst|the_touch_irq |
5 |
0 |
0 |
0 |
32 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_touch_irq_s1 |
63 |
1 |
2 |
1 |
40 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
inst|the_touch_cs |
38 |
31 |
31 |
31 |
33 |
31 |
31 |
31 |
0 |
0 |
0 |
0 |
0 |
inst|the_touch_cs_s1 |
96 |
1 |
2 |
1 |
74 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
inst|the_sysid |
3 |
20 |
1 |
20 |
32 |
20 |
20 |
20 |
0 |
0 |
0 |
0 |
0 |
inst|the_sysid_control_slave |
63 |
1 |
2 |
1 |
39 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
inst|the_spi_touch |
25 |
0 |
0 |
0 |
23 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_spi_touch_spi_control_port |
83 |
1 |
18 |
1 |
48 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
inst|the_sdram|the_sdram_input_efifo_module |
47 |
0 |
0 |
0 |
47 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_sdram |
47 |
1 |
1 |
1 |
40 |
1 |
1 |
1 |
16 |
0 |
0 |
0 |
0 |
inst|the_sdram_s1|rdv_fifo_for_cpu_instruction_master_to_sdram_s1 |
7 |
2 |
0 |
2 |
2 |
2 |
2 |
2 |
0 |
0 |
0 |
0 |
0 |
inst|the_sdram_s1|rdv_fifo_for_cpu_data_master_to_sdram_s1 |
7 |
2 |
0 |
2 |
2 |
2 |
2 |
2 |
0 |
0 |
0 |
0 |
0 |
inst|the_sdram_s1 |
104 |
0 |
6 |
0 |
76 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_reset |
38 |
31 |
31 |
31 |
33 |
31 |
31 |
31 |
0 |
0 |
0 |
0 |
0 |
inst|the_reset_s1 |
96 |
1 |
2 |
1 |
74 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
inst|the_lcd_wr |
38 |
31 |
31 |
31 |
33 |
31 |
31 |
31 |
0 |
0 |
0 |
0 |
0 |
inst|the_lcd_wr_s1 |
96 |
1 |
2 |
1 |
74 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
inst|the_lcd_rs |
38 |
31 |
31 |
31 |
33 |
31 |
31 |
31 |
0 |
0 |
0 |
0 |
0 |
inst|the_lcd_rs_s1 |
96 |
1 |
2 |
1 |
74 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
inst|the_lcd_rd |
38 |
31 |
31 |
31 |
33 |
31 |
31 |
31 |
0 |
0 |
0 |
0 |
0 |
inst|the_lcd_rd_s1 |
96 |
1 |
2 |
1 |
74 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
inst|the_lcd_cs |
38 |
31 |
31 |
31 |
33 |
31 |
31 |
31 |
0 |
0 |
0 |
0 |
0 |
inst|the_lcd_cs_s1 |
96 |
1 |
2 |
1 |
74 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
inst|the_lcd32_data |
38 |
0 |
16 |
0 |
32 |
0 |
0 |
0 |
16 |
0 |
0 |
0 |
0 |
inst|the_lcd32_data_s1 |
96 |
1 |
2 |
1 |
74 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
inst|the_jtag_uart|the_jtag_uart_scfifo_r|rfifo|auto_generated|dpfifo|wr_ptr |
4 |
0 |
0 |
0 |
6 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_jtag_uart|the_jtag_uart_scfifo_r|rfifo|auto_generated|dpfifo|rd_ptr_count |
4 |
0 |
0 |
0 |
6 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_jtag_uart|the_jtag_uart_scfifo_r|rfifo|auto_generated|dpfifo|FIFOram|altsyncram1 |
24 |
0 |
0 |
0 |
8 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_jtag_uart|the_jtag_uart_scfifo_r|rfifo|auto_generated|dpfifo|FIFOram |
24 |
0 |
0 |
0 |
8 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_jtag_uart|the_jtag_uart_scfifo_r|rfifo|auto_generated|dpfifo|fifo_state|count_usedw |
5 |
0 |
0 |
0 |
6 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_jtag_uart|the_jtag_uart_scfifo_r|rfifo|auto_generated|dpfifo|fifo_state |
5 |
0 |
0 |
0 |
8 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_jtag_uart|the_jtag_uart_scfifo_r|rfifo|auto_generated|dpfifo |
13 |
0 |
0 |
0 |
16 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_jtag_uart|the_jtag_uart_scfifo_r|rfifo|auto_generated |
12 |
0 |
0 |
0 |
16 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_jtag_uart|the_jtag_uart_scfifo_r |
13 |
0 |
1 |
0 |
16 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_jtag_uart|the_jtag_uart_scfifo_w|wfifo|auto_generated|dpfifo|wr_ptr |
4 |
0 |
0 |
0 |
6 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_jtag_uart|the_jtag_uart_scfifo_w|wfifo|auto_generated|dpfifo|rd_ptr_count |
4 |
0 |
0 |
0 |
6 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_jtag_uart|the_jtag_uart_scfifo_w|wfifo|auto_generated|dpfifo|FIFOram|altsyncram1 |
24 |
0 |
0 |
0 |
8 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_jtag_uart|the_jtag_uart_scfifo_w|wfifo|auto_generated|dpfifo|FIFOram |
24 |
0 |
0 |
0 |
8 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_jtag_uart|the_jtag_uart_scfifo_w|wfifo|auto_generated|dpfifo|fifo_state|count_usedw |
5 |
0 |
0 |
0 |
6 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_jtag_uart|the_jtag_uart_scfifo_w|wfifo|auto_generated|dpfifo|fifo_state |
5 |
0 |
0 |
0 |
8 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_jtag_uart|the_jtag_uart_scfifo_w|wfifo|auto_generated|dpfifo |
13 |
0 |
0 |
0 |
16 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_jtag_uart|the_jtag_uart_scfifo_w|wfifo|auto_generated |
12 |
0 |
0 |
0 |
16 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_jtag_uart|the_jtag_uart_scfifo_w |
12 |
0 |
0 |
0 |
16 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_jtag_uart |
38 |
10 |
23 |
10 |
36 |
10 |
10 |
10 |
0 |
0 |
0 |
0 |
0 |
inst|the_jtag_uart_avalon_jtag_slave |
100 |
1 |
2 |
1 |
78 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
inst|the_epcs|the_boot_copier_rom|auto_generated |
9 |
0 |
0 |
0 |
32 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_epcs|the_epcs_sub |
25 |
0 |
0 |
0 |
23 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_epcs |
47 |
0 |
16 |
0 |
39 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_epcs_epcs_control_port |
129 |
1 |
4 |
1 |
90 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
inst|the_cpu |
150 |
0 |
29 |
0 |
127 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst|the_cpu_instruction_master |
127 |
1 |
3 |
1 |
64 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
inst|the_cpu_data_master |
631 |
30 |
46 |
30 |
111 |
30 |
30 |
30 |
0 |
0 |
0 |
0 |
0 |
inst|the_cpu_jtag_debug_module |
132 |
1 |
4 |
1 |
92 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
inst|the_bl_p |
38 |
31 |
31 |
31 |
33 |
31 |
31 |
31 |
0 |
0 |
0 |
0 |
0 |
inst|the_bl_p_s1 |
96 |
1 |
2 |
1 |
74 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
inst|the_bl_n |
38 |
31 |
31 |
31 |
33 |
31 |
31 |
31 |
0 |
0 |
0 |
0 |
0 |
inst|the_bl_n_s1 |
96 |
1 |
2 |
1 |
74 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
inst |
5 |
0 |
0 |
0 |
36 |
0 |
0 |
0 |
32 |
0 |
0 |
0 |
0 |
inst1|altpll_component|auto_generated |
2 |
0 |
0 |
0 |
5 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
inst1 |
1 |
0 |
0 |
0 |
2 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |