# life.augmented ## STM32F078xx # ARM®-based 32-bit MCU, 128 KB Flash, crystal-less USB FS 2.0, 12 timers, ADC, DAC & comm. interfaces, 1.8 V Datasheet - production data #### **Features** - Core: ARM<sup>®</sup> 32-bit Cortex<sup>®</sup>-M0 CPU, frequency up to 48 MHz - Memories - 128 Kbytes of Flash memory - 16 Kbytes of SRAM with HW parity - CRC calculation unit - Power management - Digital and I/O supply: $V_{DD}$ = 1.8 V ± 8% - Analog supply: V<sub>DDA</sub> = V<sub>DD</sub> to 3.6 V - Selected I/Os: $V_{DDIO2}$ = 1.65 V to 3.6 V - Low power modes: Sleep, Stop - V<sub>BAT</sub> supply for RTC and backup registers - Clock management - 4 to 32 MHz crystal oscillator - 32 kHz oscillator for RTC with calibration - Internal 8 MHz RC with x6 PLL option - Internal 40 kHz RC oscillator - Internal 48 MHz oscillator with automatic trimming based on ext. synchronization - Up to 86 fast I/Os - All mappable on external interrupt vectors - Up to 67 I/Os with 5V tolerant capability and 19 with independent supply V<sub>DDIO2</sub> - · Seven-channel DMA controller - One 12-bit, 1.0 µs ADC (up to 16 channels) - Conversion range: 0 to 3.6 V - Separate analog supply: 2.4 V to 3.6 V - Two independent 12-bit DAC channels - Two fast low-power analog comparators with programmable input and output - Up to 23 capacitive sensing channels for touchkey, linear and rotary touch sensors - Calendar RTC with alarm and periodic wakeup from Stop #### 12 timers - One 16-bit advanced-control timer for six-channel PWM output - One 32-bit and seven 16-bit timers, with up to four IC/OC, OCN, usable for IR control decoding or DAC control - Independent and system watchdog timers - SysTick timer - Communication interfaces - Two I<sup>2</sup>C interfaces supporting Fast Mode Plus (1 Mbit/s); one supporting SMBus/PMBus and wakeup - Four USARTs supporting master synchronous SPI and modem control; two with ISO7816 interface, LIN, IrDA, auto baud rate detection and wakeup feature - Two SPIs (18 Mbit/s) with 4 to 16 programmable bit frames, and with I<sup>2</sup>S interface multiplexed - USB 2.0 full-speed interface, able to run from internal 48 MHz oscillator and with BCD and LPM support - HDMI CEC wakeup on header reception - Serial wire debug (SWD) - 96-bit unique ID - All packages ECOPACK<sup>®</sup>2 **Table 1. Device summary** | Reference | Part number | |-------------|--------------| | | STM32F078CB, | | STM32F078xx | STM32F078RB, | | | STM32F078VB | Contents STM32F078xx ## **Contents** | 1 | Intro | uction | 9 | |---|-------|---------------------------------------------------------------------------|------------| | 2 | Desc | iption | 0 | | 3 | Func | ional overview | 3 | | | 3.1 | $ARM^{@}\text{-}Cortex^{@}\text{-}M0$ core with embedded Flash and SRAM 1 | 3 | | | 3.2 | Memories | 3 | | | 3.3 | Boot modes | 3 | | | 3.4 | Cyclic redundancy check calculation unit (CRC) | 4 | | | 3.5 | Power management | 4 | | | | 3.5.1 Power supply schemes | 4 | | | | 3.5.2 Power-on reset | 4 | | | | 3.5.3 Low-power modes | 4 | | | 3.6 | Clocks and startup 1 | 5 | | | 3.7 | General-purpose inputs/outputs (GPIOs) | 6 | | | 3.8 | Direct memory access controller (DMA) | 7 | | | 3.9 | Interrupts and events | 7 | | | | 3.9.1 Nested vectored interrupt controller (NVIC) | 7 | | | | 3.9.2 Extended interrupt/event controller (EXTI) | 7 | | | 3.10 | Analog to digital converter (ADC) | 7 | | | | 3.10.1 Temperature sensor | 8 | | | | 3.10.2 Internal voltage reference (V <sub>REFINT</sub> ) | 8 | | | | 3.10.3 V <sub>BAT</sub> battery voltage monitoring | 8 | | | 3.11 | Digital-to-analog converter (DAC) 1 | 9 | | | 3.12 | Comparators (COMP) 1 | 9 | | | 3.13 | Touch sensing controller (TSC) 1 | 9 | | | 3.14 | Timers and watchdogs | <u>'</u> 1 | | | | 3.14.1 Advanced-control timer (TIM1) | 22 | | | | 3.14.2 General-purpose timers (TIM23, TIM1417) | 22 | | | | 3.14.3 Basic timers TIM6 and TIM7 | 23 | | | | 3.14.4 Independent watchdog (IWDG) | 23 | | | | 3.14.5 System window watchdog (WWDG) | 23 | | | | 3.14.6 SysTick timer | 23 | | | 3.15 | Real-ti | me clock (RTC) and backup registers | |---|-------|---------------------|--------------------------------------------------------------------------------------| | | 3.16 | Inter-in | tegrated circuit interfaces (I <sup>2</sup> C) | | | 3.17 | Univer | sal synchronous/asynchronous receiver transmitters (USART) 25 | | | 3.18 | Serial | peripheral interface (SPI)/Inter-integrated sound interfaces (I <sup>2</sup> S) . 26 | | | 3.19 | | efinition multimedia interface (HDMI) - consumer nics control (CEC) | | | 3.20 | Univer | sal serial bus (USB) | | | 3.21 | Clock r | recovery system (CRS) | | | 3.22 | | wire debug port (SW-DP) | | 4 | Pino | uts and | pin descriptions | | 5 | Mem | ory ma <sub>l</sub> | oping | | 6 | Elect | trical ch | aracteristics | | | 6.1 | Param | eter conditions | | | | 6.1.1 | Minimum and maximum values | | | | 6.1.2 | Typical values46 | | | | 6.1.3 | Typical curves46 | | | | 6.1.4 | Loading capacitor | | | | 6.1.5 | Pin input voltage46 | | | | 6.1.6 | Power supply scheme47 | | | | 6.1.7 | Current consumption measurement48 | | | 6.2 | Absolu | te maximum ratings | | | 6.3 | Operat | ing conditions51 | | | | 6.3.1 | General operating conditions | | | | 6.3.2 | Operating conditions at power-up / power-down | | | | 6.3.3 | Embedded reference voltage | | | | 6.3.4 | Supply current characteristics | | | | 6.3.5 | Wakeup time from low-power mode | | | | 6.3.6 | External clock source characteristics | | | | 6.3.7 | Internal clock source characteristics | | | | 6.3.8 | PLL characteristics | | | | 6.3.9 | Memory characteristics | | | | 6.3.10 | EMC characteristics | | | | 6.3.11 | Electrical sensitivity characteristics | | | | | | | | | 6.3.12 | I/O current injection characteristics | 75 | |---|------|----------|---------------------------------------------|-----| | | | 6.3.13 | I/O port characteristics | 76 | | | | 6.3.14 | NRST and NPOR pin characteristics | 82 | | | | 6.3.15 | 12-bit ADC characteristics | 84 | | | | 6.3.16 | DAC electrical specifications | 88 | | | | 6.3.17 | Comparator characteristics | 90 | | | | 6.3.18 | Temperature sensor characteristics | 91 | | | | 6.3.19 | V <sub>BAT</sub> monitoring characteristics | 91 | | | | 6.3.20 | Timer characteristics | 92 | | | | 6.3.21 | Communication interfaces | 93 | | 7 | Pack | kage cha | aracteristics | 100 | | | 7.1 | Packa | ge mechanical data | 100 | | | 7.2 | Therm | al characteristics | 118 | | | | 7.2.1 | Reference document | 118 | | | | 7.2.2 | Selecting the product temperature range | 118 | | 8 | Part | numbe | ring | 121 | | 9 | Revi | sion his | story | 122 | | | | | | | STM32F078xx List of tables ## List of tables | Table 1. | Device summary | 1 | |-----------|----------------------------------------------------------------------------------|----| | Table 2. | STM32F078xx family device features and peripheral counts | 11 | | Table 3. | Temperature sensor calibration values | | | Table 4. | Internal voltage reference calibration values | | | Table 5. | Capacitive sensing GPIOs available on STM32F078xx devices | | | Table 6. | No. of capacitive sensing channels available on STM32F078xx devices | | | Table 7. | Timer feature comparison | | | Table 8. | Comparison of I2C analog and digital filters | 24 | | Table 9. | STM32F078xx I <sup>2</sup> C implementation | | | Table 10. | STM32F078xx USART implementation | 25 | | Table 11. | STM32F078xx SPI/I2S implementation | 26 | | Table 12. | Legend/abbreviations used in the pinout table | 32 | | Table 13. | STM32F078xx pin definitions | | | Table 14. | Alternate functions selected through GPIOA_AFR registers for port A | 39 | | Table 15. | Alternate functions selected through GPIOB_AFR registers for port B | 40 | | Table 16. | Alternate functions selected through GPIOC_AFR registers for port C | 41 | | Table 17. | Alternate functions selected through GPIOD_AFR registers for port D | 41 | | Table 18. | Alternate functions selected through GPIOE_AFR registers for port E | 42 | | Table 19. | Alternate functions available on port F | | | Table 20. | STM32F078xx peripheral register boundary addresses | 44 | | Table 21. | Voltage characteristics | 49 | | Table 22. | Current characteristics | 50 | | Table 23. | Thermal characteristics | 50 | | Table 24. | General operating conditions | 51 | | Table 25. | Operating conditions at power-up / power-down | 52 | | Table 26. | Embedded internal reference voltage | | | Table 27. | Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD}$ = 1.8 V | | | Table 28. | Typical and maximum current consumption from the V <sub>DDA</sub> supply | | | Table 29. | Typical and maximum current consumption from the V <sub>BAT</sub> supply | 55 | | Table 30. | Typical current consumption, code executing from Flash, | | | | running from HSE 8 MHz crystal | 56 | | Table 31. | Typical and maximum consumption in Stop mode | | | Table 32. | Switching output I/O current consumption | | | Table 33. | Peripheral current consumption | | | Table 34. | Low-power mode wakeup timings | | | Table 35. | High-speed external user clock characteristics | | | Table 36. | Low-speed external user clock characteristics | | | Table 37. | HSE oscillator characteristics | | | Table 38. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | | | Table 39. | HSI oscillator characteristics | | | Table 40. | HSI14 oscillator characteristics | | | Table 41. | HSI48 oscillator characteristics | | | Table 42. | LSI oscillator characteristics | | | Table 43. | PLL characteristics | | | Table 44. | Flash memory characteristics | | | Table 45. | Flash memory endurance and data retention | | | Table 46. | EMS characteristics | | | Table 47. | EMI characteristics | 74 | List of tables STM32F078xx | Table 48. | ESD absolute maximum ratings | |-----------|-------------------------------------------------------------------------------| | Table 49. | Electrical sensitivities | | Table 50. | I/O current injection susceptibility | | Table 51. | I/O static characteristics | | Table 52. | Output voltage characteristics | | Table 53. | I/O AC characteristics | | Table 54. | NRST pin characteristics | | Table 55. | NPOR pin characteristics | | Table 56. | ADC characteristics | | Table 57. | $R_{AIN}$ max for $f_{ADC}$ = 14 MHz85 | | Table 58. | ADC accuracy | | Table 59. | DAC characteristics | | Table 60. | Comparator characteristics90 | | Table 61. | TS characteristics | | Table 62. | V <sub>BAT</sub> monitoring characteristics | | Table 63. | TIMx characteristics | | Table 64. | IWDG min/max timeout period at 40 kHz (LSI)92 | | Table 65. | WWDG min/max timeout value at 48 MHz (PCLK)92 | | Table 66. | I2C analog filter characteristics93 | | Table 67. | SPI characteristics | | Table 68. | I <sup>2</sup> S characteristics96 | | Table 69. | USB electrical characteristics | | Table 70. | UFBGA100 – ultra fine pitch ball grid array, 7 x 7 mm, 0.50 mm pitch, package | | | mechanical data | | Table 71. | UFBGA100 recommended PCB design rules102 | | Table 72. | LQFP100 – 14 x 14 mm low-profile quad flat package mechanical data | | Table 73. | LQFP64 – 10 x 10 mm low-profile quad flat package mechanical data 106 | | Table 74. | LQFP48 – 7 x 7 mm low-profile quad flat package mechanical data | | Table 75. | UFQFPN48 – 7 x 7 mm, 0.5 mm pitch, package mechanical data | | Table 76. | WLCSP49 – 0.4 mm pitch package mechanical data116 | | Table 77. | WLCSP49 recommended PCB design rules (0.4 mm pitch BGA) | | Table 78. | Package thermal characteristics118 | | Table 79. | Ordering information scheme | | Table 80. | Document revision history | STM32F078xx List of figures ## List of figures | Figure 1. | Block diagram | 12 | |--------------------------|-----------------------------------------------------------------------|-----| | Figure 2. | Clock tree | 16 | | Figure 3. | UFBGA100 package ballout (top view) | 28 | | Figure 4. | LQFP100 100-pin package pinout (top view) | 29 | | Figure 5. | LQFP64 64-pin package pinout (top view) | 30 | | Figure 6. | LQFP48 48-pin package pinout (top view) | | | Figure 7. | UFQFPN48 48-pin package pinout (top view) | | | Figure 8. | WLCSP49 49-pin package ballout (bottom view) | | | Figure 9. | STM32F078xx memory map | | | Figure 10. | Pin loading conditions | | | Figure 11. | Pin input voltage | | | Figure 12. | Power supply scheme | | | Figure 13. | Current consumption measurement scheme | | | Figure 14. | High-speed external clock source AC timing diagram | | | Figure 15. | Low-speed external clock source AC timing diagram | | | Figure 16. | Typical application with an 8 MHz crystal | | | Figure 17. | Typical application with a 32.768 kHz crystal | | | Figure 18. | HSI oscillator accuracy characterization results | | | Figure 19. | HSI14 oscillator accuracy characterization results | | | Figure 20. | HSI48 oscillator accuracy characterization results | | | Figure 21. | TC and TTa I/O input characteristics | | | Figure 22. | Five volt tolerant (FT and FTf) I/O input characteristics | | | Figure 23. | I/O AC characteristics definition | | | Figure 24. | Recommended NRST pin protection | | | Figure 25. | ADC accuracy characteristics | | | Figure 26. | Typical connection diagram using the ADC | | | Figure 27. | 12-bit buffered / non-buffered DAC | | | Figure 28. | SPI timing diagram - slave mode and CPHA = 0 | | | Figure 29. | SPI timing diagram - slave mode and CPHA = 1 | | | Figure 30. | SPI timing diagram - master mode | | | Figure 31. | I2S slave timing diagram (Philips protocol) | | | Figure 32. | I2S master timing diagram (Philips protocol) | | | Figure 33. | UFBGA100 – ultra fine pitch ball grid array, 7 x 7 mm, 0.50 mm pitch, | | | i iguic 55. | package outline | 101 | | Figure 34. | UFBGA100 recommended footprint | | | Figure 35. | UFBGA100 package top view | | | Figure 36. | LQFP100 – 14 x 14 mm 100 pin low-profile quad flat package outline | | | Figure 37. | LQFP100 recommended footprint | | | Figure 38. | LQFP100 package top view | | | Figure 39. | LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package outline | | | Figure 40. | LQFP64 recommended footprint | | | Figure 41. | LQFP64 package top view | | | Figure 41. | LQFP48 – 7 x 7 mm, 48 pin low-profile quad flat package outline | | | Figure 42. | LQFP48 recommended footprint | | | Figure 43. | LQFP48 package top view | | | Figure 44.<br>Figure 45. | UFQFPN48 – 7 x 7 mm, 0.5 mm pitch, package outline | | | Figure 45.<br>Figure 46. | UFQFPN48 recommended footprint | | | • | · | | | Figure 47. | UFQFPN48 package top view | 114 | | List of figures | STM32F078xx | |-----------------|-------------| |-----------------|-------------| | Figure 48. | WLCSP49 – 0.4 mm pitch, package outline | 115 | |------------|-----------------------------------------|-----| | Figure 49. | WLCSP49 recommended footprint | 116 | | Figure 50. | WLCSP49 package top view | 117 | | Figure 51. | $LQFP64 P_D max vs. T_A$ | 120 | STM32F078xx Introduction ## 1 Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32F078xx microcontrollers. This document should be read in conjunction with the STM32F0xxxx reference manual (RM0091). The reference manual is available from the STMicroelectronics website www.st.com. For information on the ARM $^{\otimes}$ Cortex $^{\otimes}$ -M0 core, please refer to the Cortex $^{\otimes}$ -M0 Technical Reference Manual, available from the www.arm.com website. Description STM32F078xx ## 2 Description The STM32F078xx microcontrollers incorporate the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M0 32-bit RISC core operating at a 48 MHz frequency, high-speed embedded memories (128 Kbytes of Flash memory and 16 Kbytes of SRAM), and an extensive range of enhanced peripherals and I/Os. All devices offer standard communication interfaces (two I<sup>2</sup>Cs, two SPI/I2S, one HDMI CEC and four USARTs), one USB Full speed device (crystalless), one 12-bit ADC, one 12-bit DAC with two channels, seven general-purpose 16-bit timers, a 32-bit timer and an advanced-control PWM timer. The STM32F078xx microcontrollers operate in the -40 to +85 $^{\circ}$ C and -40 to +105 $^{\circ}$ C temperature ranges from a 1.8 V ± 8% power supply. A comprehensive set of power-saving modes allows the design of low-power applications. The STM32F078xx microcontrollers include devices in six different packages ranging from 48 pins to 100 pins with a die form also available upon request. Depending on the device chosen, different sets of peripherals are included. The description below provides an overview of the complete range of STM32F078xx peripherals proposed. These features make the STM32F078xx microcontrollers suitable for a wide range of applications such as application control and user interfaces, handheld equipment, A/V receivers and digital TV, PC peripherals, gaming and GPS platforms, industrial applications, PLCs, inverters, printers, scanners, alarm systems, video intercoms, and HVACs. STM32F078xx Description Table 2. STM32F078xx family device features and peripheral counts | Peripheral | | STM32F078CB | STM32F078RB | STM32F078VB | | | |---------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------|-------------|-------------|--|--| | Flash (Kbytes) | | 128 | | | | | | SRAM (Kby | tes) | | 16 | | | | | Advanced control | | 1 (16-bit) | | | | | | Timers General purpose | | 5 (16-bit)<br>1 (32-bit) | | | | | | | Basic | 2 (16-bit) | | | | | | | SPI [I2S] <sup>(1)</sup> | | 2 [2] | | | | | | I <sup>2</sup> C | | 2 | | | | | Comm. | USART | | 4 | | | | | interfaces | USB | 1 | | | | | | | CEC | 1 | | | | | | 12-bit ADC (number of channels) | | 1 1 (10 ext. + 3 int.) (16 ext. + 3 int.) | | | | | | 12-bit DAC (number of channels) | | 1 (2) | | | | | | Analog com | parator | 2 | | | | | | GPIOs | | 36 | 50 | 86 | | | | Capacitive s | ensing | 16 17 23 | | 23 | | | | Max. CPU frequency | | 48 MHz | | | | | | Operating voltage | | 1.8 V ± 8% | | | | | | Operating temperature | | Ambient operating temperature: -40°C to 85°C / -40°C to 105°C Junction temperature: -40°C to 105°C / -40°C to 125°C | | | | | | Packages | | LQFP48 UFQFPN48 ULCSP49 LQFP64 UFBGA100 | | · | | | <sup>1.</sup> The SPI interface can be used either in SPI mode or in I2S audio mode. Description STM32F078xx Figure 1. Block diagram ### 3 Functional overview ## 3.1 ARM®-Cortex®-M0 core with embedded Flash and SRAM The ARM<sup>®</sup> Cortex<sup>®</sup>-M0 processor is the latest generation of ARM processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts. The ARM<sup>®</sup> Cortex<sup>®</sup>-M0 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The STM32F0xx family has an embedded ARM core and is therefore compatible with all ARM tools and software. Figure 1 shows the general block diagram of the device family. #### 3.2 Memories The device has the following features: - 16 Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states and featuring embedded parity checking with exception generation for fail-critical applications. - The non-volatile memory is divided into two arrays: - 128 Kbytes of embedded Flash memory for programs and data - Option bytes The option bytes are used to write-protect the memory (with 4 KB granularity) and/or readout-protect the whole memory with the following options: - Level 0: no readout protection - Level 1: memory readout protection, the Flash memory cannot be read from or written to if either debug features are connected or boot in RAM is selected - Level 2: chip readout protection, debug features (Cortex<sup>®</sup>-M0 serial wire) and boot in RAM selection disabled #### 3.3 Boot modes At startup, the boot pin and boot selector option bit are used to select one of the three boot options: - Boot from User Flash - Boot from System Memory - Boot from embedded SRAM The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART on pins PA14/PA15 or PA9/PA10 or I2C on pins PB6/PB7 or through the USB DFU interface. ## 3.4 Cyclic redundancy check calculation unit (CRC) The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. ## 3.5 Power management #### 3.5.1 Power supply schemes - $V_{DD}$ = 1.8 V ± 8%: external power supply for I/Os and digital logic. Provided externally through $V_{DD}$ pins. - V<sub>DDA</sub> = from V<sub>DD</sub> to 3.6 V: external analog power supply for ADC, DAC RCs and PLL (minimum voltage to be applied to V<sub>DDA</sub> is 2.4 V when the ADC or DAC are used). The V<sub>DDA</sub> voltage level must be always greater or equal to the V<sub>DD</sub> voltage level and must be provided first. - V<sub>DDIO2</sub> = 1.65 to 3.6 V: external power supply for marked I/Os. Provided externally through the VDDIO2 pin. The V<sub>DDIO2</sub> voltage level is completely independent from V<sub>DD</sub> or V<sub>DDA</sub>, but it must not be provided without a valid supply on V<sub>DD</sub>. The V<sub>DDIO2</sub> supply is monitored and compared with the internal reference voltage (V<sub>REFINT</sub>). When the V<sub>DDIO2</sub> is below this threshold, all the I/Os supplied from this rail are disabled by hardware. The output of this comparator is connected to EXTI line 31 and it can be used to generate an interrupt. Refer to the pinout diagrams or tables for concerned I/Os list. - V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present. For more details on how to connect power pins, refer to Figure 12: Power supply scheme. #### 3.5.2 Power-on reset To guarantee a proper power-on reset, the NPOR pin must be held low until $V_{DD}$ is stable. When $V_{DD}$ is stable, the reset state can be exited either by: - putting the NPOR pin in high impedance (NPOR pin has an internal pull-up), or by - forcing the pin to high level by connecting it to V<sub>DDA</sub>. ### 3.5.3 Low-power modes The STM32F078xx microcontrollers support two low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### Stop mode Stop mode achieves very low power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The device can be woken up from Stop mode by any of the EXTI lines. The EXTI line source can be one of the 16 external lines, RTC, I2C1, USART1, USART2, USB, COMPx, $V_{DDIO2}$ supply comparator or the CEC. Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop mode. ### 3.6 Clocks and startup System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example on failure of an indirectly used external crystal, resonator or oscillator). Several prescalers allow the application to configure the frequency of the AHB and the APB domains. The maximum frequency of the AHB and the APB domains is 48 MHz. Additionally, also the internal RC 48 MHz oscillator can be selected for system clock or PLL input source. This oscillator can be automatically fine-trimmed by the means of the CRS peripheral using the external synchronization. Figure 2. Clock tree ## 3.7 General-purpose inputs/outputs (GPIOs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. The I/O configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. ## 3.8 Direct memory access controller (DMA) The 7-channel general-purpose DMAs manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA supports circular buffer management, removing the need for user code intervention when the controller reaches the end of the buffer. Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent. DMA can be used with the main peripherals: SPI, I2S, I2C, USART, all TIMx timers (except TIM14), DAC and ADC. ### 3.9 Interrupts and events #### 3.9.1 Nested vectored interrupt controller (NVIC) The STM32F0xx family embeds a nested vectored interrupt controller able to handle up to 32 maskable interrupt channels (not including the 16 interrupt lines of Cortex -M0) and 4 priority levels. - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail-chaining - Processor state automatically saved - · Interrupt entry restored on interrupt exit with no instruction overhead This hardware block provides flexible interrupt management features with minimal interrupt latency. #### 3.9.2 Extended interrupt/event controller (EXTI) The extended interrupt/event controller consists of 32 edge detector lines used to generate interrupt/event requests and wake-up the system. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the internal clock period. Up to 86 GPIOs can be connected to the 16 external interrupt lines. ## 3.10 Analog to digital converter (ADC) The 12-bit analog to digital converter has up to 16 external and 3 internal (temperature sensor, voltage reference, VBAT voltage measurement) channels and performs conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. #### 3.10.1 Temperature sensor The temperature sensor (TS) generates a voltage $V_{SENSE}$ that varies linearly with temperature. The temperature sensor is internally connected to the ADC\_IN16 input channel which is used to convert the sensor output voltage into a digital value. The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only. To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode. | Calibration value name | Description | Memory address | | | |------------------------|-----------------------------------------------------------------------------------------------------------|---------------------------|--|--| | TS_CAL1 | TS ADC raw data acquired at a temperature of 30 °C ( $\pm$ 5 °C), V <sub>DDA</sub> = 3.3 V ( $\pm$ 10 mV) | 0x1FFF F7B8 - 0x1FFF F7B9 | | | | TS_CAL2 | TS ADC raw data acquired at a temperature of 110 °C (± 5 °C), V <sub>DDA</sub> = 3.3 V (± 10 mV) | 0x1FFF F7C2 - 0x1FFF F7C3 | | | Table 3. Temperature sensor calibration values ## 3.10.2 Internal voltage reference (V<sub>REFINT</sub>) The internal voltage reference ( $V_{REFINT}$ ) provides a stable (bandgap) voltage output for the ADC and comparators. $V_{REFINT}$ is internally connected to the ADC\_IN17 input channel. The precise voltage of $V_{REFINT}$ is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode. | Calibration value name | Description | Memory address | |------------------------|------------------------------------------------------------------------------------------|---------------------------| | | Raw data acquired at a temperature of 30 °C (± 5 °C), V <sub>DDA</sub> = 3.3 V (± 10 mV) | 0x1FFF F7BA - 0x1FFF F7BB | Table 4. Internal voltage reference calibration values ### 3.10.3 V<sub>BAT</sub> battery voltage monitoring This embedded hardware feature allows the application to measure the $V_{BAT}$ battery voltage using the internal ADC channel ADC\_IN18. As the $V_{BAT}$ voltage may be higher than $V_{DDA}$ , and thus outside the ADC input range, the $V_{BAT}$ pin is internally connected to a bridge divider by 2. As a consequence, the converted digital value is half the $V_{BAT}$ voltage. ### 3.11 Digital-to-analog converter (DAC) The two 12-bit buffered DAC channels can be used to convert digital signals into analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in non-inverting configuration. This digital Interface supports the following features: - 8-bit or 12-bit monotonic output - Left or right data alignment in 12-bit mode - Synchronized update capability - Noise-wave generation - Triangular-wave generation - Dual DAC channel independent or simultaneous conversions - DMA capability for each channel - External triggers for conversion Six DAC trigger inputs are used in the device. The DAC is triggered through the timer trigger outputs and the DAC interface is generating its own DMA requests. ## 3.12 Comparators (COMP) The device embeds two fast rail-to-rail low-power comparators with programmable reference voltage (internal or external), hysteresis and speed (low speed for low power) and with selectable output polarity. The reference voltage can be one of the following: - External I/O - DAC output pins - Internal reference voltage or submultiple (1/4, 1/2, 3/4). Refer to *Table 26: Embedded internal reference voltage* for the value and precision of the internal reference voltage. Both comparators can wake up from STOP mode, generate interrupts and breaks for the timers and can be also combined into a window comparator. ## 3.13 Touch sensing controller (TSC) The STM32F078xx devices provide a simple solution for adding capacitive sensing functionality to any application. These devices offer up to 23 capacitive sensing channels distributed over 8 analog I/O groups. Capacitive sensing technology is able to detect the presence of a finger near a sensor which is protected from direct touch by a dielectric (glass, plastic...). The capacitive variation introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle. It consists of charging the sensor capacitance and then transferring a part of the accumulated charges into a sampling capacitor until the voltage across this capacitor has reached a specific threshold. To limit the CPU bandwidth usage, this acquisition is directly managed by the hardware touch sensing controller and only requires few external components to operate. The touch sensing controller is fully supported by the STMTouch touch sensing firmware library, which is free to use and allows touch sensing functionality to be implemented reliably in the end application. Table 5. Capacitive sensing GPIOs available on STM32F078xx devices | Group | Capacitive sensing signal name | Pin<br>name | Group | Capacitive sensing signal name | Pin<br>name | |-------|--------------------------------|-------------|-------|--------------------------------|-------------| | | TSC_G1_IO1 | PA0 | | TSC_G5_IO1 | PB3 | | 1 | TSC_G1_IO2 | PA1 | 5 | TSC_G5_IO2 | PB4 | | | TSC_G1_IO3 | PA2 | 3 | TSC_G5_IO3 | PB6 | | | TSC_G1_IO4 | PA3 | | TSC_G5_IO4 | PB7 | | | TSC_G2_IO1 | PA4 | | TSC_G6_IO1 | PB11 | | 2 | TSC_G2_IO2 | PA5 | 6 | TSC_G6_IO2 | PB12 | | 2 | TSC_G2_IO3 | PA6 | 0 | TSC_G6_IO3 | PB13 | | | TSC_G2_IO4 | PA7 | | TSC_G6_IO4 | PB14 | | | TSC_G3_IO1 | PC5 | | TSC_G7_IO1 | PE2 | | 3 | TSC_G3_IO2 | PB0 | 7 | TSC_G7_IO2 | PE3 | | | TSC_G3_IO3 | PB1 | / | TSC_G7_IO3 | PE4 | | | | | | TSC_G7_IO4 | PE5 | | | TSC_G4_IO1 | PA9 | | TSC_G8_IO1 | PD12 | | 4 | TSC_G4_IO2 | PA10 | 8 | TSC_G8_IO2 | PD13 | | - | TSC_G4_IO3 | PA11 | 0 | TSC_G8_IO3 | PD14 | | | TSC_G4_IO4 | PA12 | | TSC_G8_IO4 | PD15 | Table 6. No. of capacitive sensing channels available on STM32F078xx devices | Analog I/O grave | Number of capacitive sensing channels | | | | | | | | |---------------------------------------|---------------------------------------|-------------|-------------|--|--|--|--|--| | Analog I/O group | STM32F078Vx | STM32F078Rx | STM32F078Cx | | | | | | | G1 | 3 | 3 | 3 | | | | | | | G2 | 3 | 3 | 3 | | | | | | | G3 | 2 | 2 | 1 | | | | | | | G4 | 3 | 3 | 3 | | | | | | | G5 | 3 | 3 | 3 | | | | | | | G6 | 3 | 3 | 3 | | | | | | | G7 | 3 | 0 | 0 | | | | | | | G8 | 3 | 0 | 0 | | | | | | | Number of capacitive sensing channels | 23 | 17 | 16 | | | | | | ## 3.14 Timers and watchdogs The STM32F078xx devices include up to six general-purpose timers, two basic timers and an advanced control timer. Table 7 compares the features of the different timers. Table 7. Timer feature comparison | Timer<br>type | Timer | Counter resolution | Counter type | Prescaler factor | DMA request generation | Capture/compare channels | Complementary outputs | |------------------|------------------------------------------------------|--------------------|-------------------------|---------------------------------------|------------------------|--------------------------|-----------------------| | Advanced control | TIM1 | 16-bit | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes | 4 | Yes | | | TIM2 | 32-bit | Up,<br>down,<br>up/down | n, between 1 Yes | | 4 | No | | | TIM3 | 16-bit | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes | 4 | No | | General purpose | TIM14 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | No | 1 | No | | | TIM15 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 2 | Yes | | | TIM16,<br>TIM17 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 1 | Yes | | Basic | TIM6, TIM7 16-bit Up Any integer between 1 and 65536 | | 0 | No | | | | #### 3.14.1 Advanced-control timer (TIM1) The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on six channels. It has complementary PWM outputs with programmable inserted dead times. It can also be seen as a complete general-purpose timer. The four independent channels can be used for: - Input capture - Output compare - PWM generation (edge or center-aligned modes) - One-pulse mode output If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%). The counter can be frozen in debug mode. Many features are shared with those of the standard timers which have the same architecture. The advanced control timer can therefore work together with the other timers via the Timer Link feature for synchronization or event chaining. #### 3.14.2 General-purpose timers (TIM2..3, TIM14..17) There are six synchronizable general-purpose timers embedded in the STM32F078xx devices (see *Table 7* for differences). Each general-purpose timer can be used to generate PWM outputs, or as simple time base. #### TIM2, TIM3 STM32F078xx devices feature two synchronizable 4-channel general-purpose timers. TIM2 is based on a 32-bit auto-reload up/downcounter and a 16-bit prescaler. TIM3 is based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. They feature 4 independent channels each for input capture/output compare, PWM or one-pulse mode output. This gives up to 12 input captures/output compares/PWMs on the largest packages. The TIM2 and TIM3 general-purpose timers can work together or with the TIM1 advanced-control timer via the Timer Link feature for synchronization or event chaining. TIM2 and TIM3 both have independent DMA request generation. These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors. Their counters can be frozen in debug mode. #### **TIM14** This timer is based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM14 features one single channel for input capture/output compare, PWM or one-pulse mode output. Its counter can be frozen in debug mode. #### TIM15, TIM16 and TIM17 These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM15 has two independent channels, whereas TIM16 and TIM17 feature one single channel for input capture/output compare, PWM or one-pulse mode output. The TIM15, TIM16 and TIM17 timers can work together, and TIM15 can also operate with TIM1 via the Timer Link feature for synchronization or event chaining. TIM15 can be synchronized with TIM16 and TIM17. TIM15, TIM16 and TIM17 have a complementary output with dead-time generation and independent DMA request generation. Their counters can be frozen in debug mode. #### 3.14.3 Basic timers TIM6 and TIM7 These timers are mainly used for DAC trigger generation. They can also be used as a generic 16-bit time base. #### 3.14.4 Independent watchdog (IWDG) The independent watchdog is based on an 8-bit prescaler and 12-bit downcounter with user-defined refresh window. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop mode. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. #### 3.14.5 System window watchdog (WWDG) The system window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the APB clock (PCLK). It has an early warning interrupt capability and the counter can be frozen in debug mode. #### 3.14.6 SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0 - Programmable clock source (HCLK or HCLK/8) ## 3.15 Real-time clock (RTC) and backup registers The RTC and the five backup registers are supplied through a switch that takes power either on $V_{DD}$ supply when present or through the $V_{BAT}$ pin. The backup registers are five 32-bit registers used to store 20 bytes of user application data when $V_{DD}$ power is not present. They are not reset by a system or power reset. The RTC is an independent BCD timer/counter. Its main features are the following: - Calendar with subseconds, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format. - Automatic correction for 28, 29 (leap year), 30, and 31 day of the month. - Programmable alarm with wake up from Stop mode capability. - Periodic wakeup unit with programmable resolution and period. - On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize the RTC with a master clock. - Digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy. - Three anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop mode on tamper event detection. - Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop mode on timestamp event detection. - Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. The RTC clock sources can be: - A 32.768 kHz external crystal - A resonator or oscillator - The internal low-power RC oscillator (typical frequency of 40 kHz) - The high-speed external clock divided by 32 ## 3.16 Inter-integrated circuit interfaces (I<sup>2</sup>C) Up to two I<sup>2</sup>C interfaces (I2C1 and I2C2) can operate in multimaster or slave modes. Both can support Standard mode (up to 100 kbit/s), Fast mode (up to 400 kbit/s) and Fast Mode Plus (up to 1 Mbit/s) with extra output drive on most of the associated I/Os. Both support 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (two addresses, one with configurable mask). They also include programmable analog and digital noise filters. | | Analog filter | Digital filter | |----------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------| | Pulse width of suppressed spikes | ≥ 50 ns | Programmable length from 1 to 15 I2C peripheral clocks | | Benefits | Available in Stop mode | Extra filtering capability vs. standard requirements. Stable length | | Drawbacks | Variations depending on temperature, voltage, process | Wakeup from Stop on address match is not available when digital filter is enabled. | Table 8. Comparison of I2C analog and digital filters In addition, I2C1 provides hardware support for SMBUS 2.0 and PMBUS 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeouts verifications and ALERT protocol management. I2C1 also has a clock domain independent from the CPU clock, allowing the I2C1 to wake up the MCU from Stop mode on address match. The I2C interfaces can be served by the DMA controller. Refer to Table 9 for the differences between I2C1 and I2C2. Table 9. STM32F078xx I<sup>2</sup>C implementation | I2C features <sup>(1)</sup> | I2C1 | I2C2 | |--------------------------------------------------------------|------|------| | 7-bit addressing mode | Х | Х | | 10-bit addressing mode | Х | Х | | Standard mode (up to 100 kbit/s) | Х | Х | | Fast mode (up to 400 kbit/s) | Х | Х | | Fast Mode Plus (up to 1 Mbit/s) with extra output drive I/Os | Х | Х | | Independent clock | Х | - | | SMBus | Х | - | | Wakeup from STOP | Х | - | <sup>1.</sup> X = supported. ## 3.17 Universal synchronous/asynchronous receiver transmitters (USART) The device embeds four universal synchronous/asynchronous receiver transmitters (USART1, USART2, USART3, USART4), which communicate at speeds of up to 6 Mbit/s. They provide hardware management of the CTS, RTS and RS485 DE signals, multiprocessor communication mode, master synchronous communication and single-wire half-duplex communication mode. USART1 and USART2 support also SmartCard communication (ISO 7816), IrDA SIR ENDEC, LIN Master/Slave capability and auto baud rate feature, and have a clock domain independent from the CPU clock, allowing to wake up the MCU from Stop mode. The USART interfaces can be served by the DMA controller. Table 10. STM32F078xx USART implementation | USART modes/features <sup>(1)</sup> | USART1 and<br>USART2 | USART3 and<br>USART4 | |---------------------------------------|----------------------|----------------------| | Hardware flow control for modem | Х | X | | Continuous communication using DMA | X | X | | Multiprocessor communication | Х | Х | | Synchronous mode | X | X | | Smartcard mode | X | - | | Single-wire half-duplex communication | Х | Х | | IrDA SIR ENDEC block | Х | - | | USART modes/features <sup>(1)</sup> | USART1 and<br>USART2 | USART3 and<br>USART4 | |---------------------------------------------|----------------------|----------------------| | LIN mode | X | - | | Dual clock domain and wakeup from Stop mode | Х | - | | Receiver timeout interrupt | Х | - | | Modbus communication | Х | - | | Auto baud rate detection | Х | - | | Driver Enable | Х | Х | Table 10. STM32F078xx USART implementation (continued) ## 3.18 Serial peripheral interface (SPI)/Inter-integrated sound interfaces (I<sup>2</sup>S) Two SPIs are able to communicate up to 18 Mbit/s in slave and master modes in full-duplex and half-duplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits. Two standard I<sup>2</sup>S interfaces (multiplexed with SPI1 and SPI2 respectively) supporting four different audio standards can operate as master or slave at half-duplex communication mode. They can be configured to transfer 16 and 24 or 32 bits with 16-bit or 32-bit data resolution and synchronized by a specific signal. Audio sampling frequency from 8 kHz up to 192 kHz can be set by an 8-bit programmable linear prescaler. When operating in master mode, they can output a clock for an external audio component at 256 times the sampling frequency. | SPI features <sup>(1)</sup> | SPI1 and SPI2 | |-----------------------------|---------------| | Hardware CRC calculation | X | | Rx/Tx FIFO | X | | NSS pulse mode | X | | I2S mode | X | | TI mode | X | <sup>1.</sup> X = supported. <sup>1.</sup> X = supported. ## 3.19 High-definition multimedia interface (HDMI) - consumer electronics control (CEC) The device embeds a HDMI-CEC controller that provides hardware support for the Consumer Electronics Control (CEC) protocol (Supplement 1 to the HDMI standard). This protocol provides high-level control functions between all audiovisual products in an environment. It is specified to operate at low speeds with minimum processing and memory overhead. It has a clock domain independent from the CPU clock, allowing the HDMI\_CEC controller to wakeup the MCU from Stop mode on data reception. ## 3.20 Universal serial bus (USB) The STM32F078xx embeds a full-speed USB device peripheral compliant with the USB specification version 2.0. The internal USB PHY supports USB FS signaling, embedded DP pull-up and also battery charging detection according to Battery Charging Specification Revision 1.2. The USB interface implements a full-speed (12 Mbit/s) function interface with added support for USB 2.0 Link Power Management. It has software-configurable endpoint setting with packet memory up-to 1 KB and suspend/resume support. It requires a precise 48 MHz clock which can be generated from the internal main PLL (the clock source must use an HSE crystal oscillator) or by the internal 48 MHz oscillator in automatic trimming mode. The synchronization for this oscillator can be taken from the USB data stream itself (SOF signalization) which allows crystal-less operation. ## 3.21 Clock recovery system (CRS) The STM32F078xx embeds a special block which allows automatic trimming of the internal 48 MHz oscillator to guarantee its optimal accuracy over the whole device operational range. This automatic trimming is based on the external synchronization signal, which could be either derived from USB SOF signalization, from LSE oscillator, from an external signal on CRS\_SYNC pin or generated by user software. For faster lock-in during startup it is also possible to combine automatic trimming with manual trimming action. ## 3.22 Serial wire debug port (SW-DP) An ARM SW-DP interface is provided to allow a serial wire debugging tool to be connected to the MCU. ## 4 Pinouts and pin descriptions Figure 3. UFBGA100 package ballout (top view) 28/123 DocID026006 Rev 2 PE2 | 1 PE3 | 2 PE4 | 3 PE6 | 5 PE10 | 1 PC14-OSC32 | NT | 9 PF9 | 10 PF10 | 11 PF0-OSC | NT | 12 PF10 | 12 PF10 | 15 PC1 | 16 PC2 | 17 PC3 | 18 PC2 | 17 PC3 | 18 PC1 | 16 PC2 | 17 PC3 | 18 PC2 | 17 PC3 | 18 PC2 | 17 PC3 | 18 PC2 | 17 PC3 | 18 PC2 | 17 PC3 | 18 PC3 | 19 PC4 | 10 PC5 PC Figure 4. LQFP100 100-pin package pinout (top view) Figure 5. LQFP64 64-pin package pinout (top view) Figure 7. UFQFPN48 48-pin package pinout (top view) Table 12. Legend/abbreviations used in the pinout table | Na | me | Abbreviation | Definition | | | | | |-----------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--|--|--|--| | Pin r | name | Unless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin name | | | | | | | | | S | Supply pin | | | | | | Pin | type | I | Input only pin | | | | | | | | I/O | Input / output pin | | | | | | | | FT | 5 V tolerant I/O | | | | | | | | FTf | 5 V tolerant I/O, FM+ capable | | | | | | | | TTa 3.3 V tolerant I/O directly connected to ADC | | | | | | | I/O str | ructure | POR External power on reset pin with embedded weak pull-up repowered from V <sub>DDA</sub> | | | | | | | | | TC | TC Standard 3.3 V I/O | | | | | | | | В | Dedicated BOOT0 pin | | | | | | | | RST | Bidirectional reset pin with embedded weak pull-up resistor | | | | | | No | tes | Unless otherwise specified by a note, all I/Os are set as floating inputs during and after reset. | | | | | | | Pin | Alternate functions | Functions selected through GPIOx_AFR registers | | | | | | | functions | Additional functions | Functions directly | tions directly selected/enabled through peripheral registers | | | | | Table 13. STM32F078xx pin definitions | | Pin | numb | ers | | | | | | Pin functions | | |----------|---------|--------|-----------------|---------|---------------------------------------|-------------|---------------|-------|----------------------|-------------------------| | UFBGA100 | LQFP100 | LQFP64 | LQFP48/UFQFPN48 | WLCSP49 | Pin name<br>(function after<br>reset) | Pin<br>type | I/O structure | Notes | Alternate functions | Additional<br>functions | | B2 | 1 | - | - | - | PE2 | I/O | FT | | TSC_G7_IO1, TIM3_ETR | - | | A1 | 2 | - | - | - | PE3 | I/O | FT | | TSC_G7_IO2, TIM3_CH1 | - | | B1 | 3 | - | - | - | PE4 | I/O | FT | | TSC_G7_IO3, TIM3_CH2 | - | | C2 | 4 | - | - | - | PE5 | I/O | FT | | TSC_G7_IO4, TIM3_CH3 | - | | D2 | 5 | - | - | - | PE6 | I/O | FT | | TIM3_CH4 | WKUP3,<br>RTC_TAMP3 | | E2 | 6 | 1 | 1 | В7 | VBAT | S | | | Backup power supply | | Table 13. STM32F078xx pin definitions (continued) | | Pin | numk | oers | | | | | | Pin function | ıs | |----------|---------|--------|-----------------|---------|---------------------------------------|-------------|---------------|------------|----------------------------------------------------------|--------------------------------------------------------------| | UFBGA100 | LQFP100 | LQFP64 | LQFP48/UFQFPN48 | WLCSP49 | Pin name<br>(function after<br>reset) | Pin<br>type | I/O structure | Notes | Alternate functions | Additional<br>functions | | C1 | 7 | 2 | 2 | D5 | PC13 | I/O | тс | (1)<br>(2) | - | WKUP2,<br>RTC_TAMP1,<br>RTC_TS,<br>RTC_OUT | | D1 | 8 | 3 | 3 | C7 | PC14-OSC32_IN<br>(PC14) | I/O | тс | (1)<br>(2) | - | OSC32_IN | | E1 | 9 | 4 | 4 | C6 | PC15-<br>OSC32_OUT<br>(PC15) | I/O | тс | (1)<br>(2) | - | OSC32_OUT | | F2 | 10 | - | - | - | PF9 | I/O | FT | | TIM15_CH1 | - | | G2 | 11 | - | - | - | PF10 | I/O | FT | | TIM15_CH2 | - | | F1 | 12 | 5 | 5 | D7 | PF0-OSC_IN<br>(PF0) | I/O | FT | | CRS_SYNC | OSC_IN | | G1 | 13 | 6 | 6 | D6 | PF1-OSC_OUT<br>(PF1) | I/O | FT | | - | OSC_OUT | | H2 | 14 | 7 | 7 | E7 | NRST | I/O | RST | | Device reset input / interi<br>(active low) | | | H1 | 15 | 8 | - | - | PC0 | I/O | TTa | | EVENTOUT | ADC_IN10 | | J2 | 16 | 9 | - | - | PC1 | I/O | TTa | | EVENTOUT | ADC_IN11 | | J3 | 17 | 10 | - | - | PC2 | I/O | ТТа | | SPI2_MISO, I2S2_MCK,<br>EVENTOUT | ADC_IN12 | | K2 | 18 | 11 | - | - | PC3 | I/O | ТТа | | SPI2_MOSI, I2S2_SD,<br>EVENTOUT | ADC_IN13 | | J1 | 19 | - | - | - | PF2 | I/O | FT | | EVENTOUT | WKUP8 | | K1 | 20 | 12 | 8 | E6 | VSSA | S | | | Analog grour | nd | | M1 | 21 | 13 | 9 | F7 | VDDA | S | | | Analog power s | upply | | L1 | 22 | - | - | - | PF3 | I/O | FT | | EVENTOUT | | | L2 | 23 | 14 | 10 | F6 | PA0 | I/O | ТТа | | USART2_CTS,<br>TIM2_CH1_ETR,<br>TSC_G1_IO1,<br>USART4_TX | RTC_TAMP2,<br>WKUP1,<br>COMP1_OUT,<br>ADC_IN0,<br>COMP1_INM6 | Table 13. STM32F078xx pin definitions (continued) | Pin numbers | | | | | | | | | Pin function | ıs | | |-------------|---------|--------|-----------------|---------|---------------------------------------|-------------|-----|-------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--| | UFBGA100 | LQFP100 | LQFP64 | LQFP48/UFQFPN48 | WLCSP49 | Pin name<br>(function after<br>reset) | Pin<br>type | _ | Notes | Alternate functions | Additional<br>functions | | | M2 | 24 | 15 | 11 | G7 | PA1 | I/O | ТТа | | USART2_RTS, TIM2_CH2,<br>TIM15_CH1N,<br>TSC_G1_IO2,<br>USART4_RX, EVENTOUT | ADC_IN1,<br>COMP1_INP | | | КЗ | 25 | 16 | 12 | E5 | PA2 | I/O | ТТа | | USART2_TX, TIM2_CH3,<br>TIM15_CH1, TSC_G1_IO3 | ADC_IN2,<br>COMP2_OUT,<br>COMP2_INM6,<br>WKUP4 | | | L3 | 26 | 17 | 13 | E4 | PA3 | I/O | ТТа | | USART2_RX,TIM2_CH4,<br>TIM15_CH2, TSC_G1_IO4 | ADC_IN3,<br>COMP2_INP | | | D3 | 27 | 18 | - | - | VSS | S | | | Ground | | | | НЗ | 28 | 19 | - | - | VDD | S | | | Digital power supply | | | | M3 | 29 | 20 | 14 | G6 | PA4 | I/O | ТТа | | SPI1_NSS, I2S1_WS,<br>TIM14_CH1, TSC_G2_IO1,<br>USART2_CK | COMP1_INM4,<br>COMP2_INM4,<br>ADC_IN4,<br>DAC_OUT1 | | | K4 | 30 | 21 | 15 | F5 | PA5 | I/O | ТТа | | SPI1_SCK, I2S1_CK, CEC,<br>TIM2_CH1_ETR,<br>TSC_G2_IO2 | COMP1_INM5,<br>COMP2_INM5,<br>ADC_IN5,<br>DAC_OUT2 | | | L4 | 31 | 22 | 16 | F4 | PA6 | I/O | ТТа | | SPI1_MISO, I2S1_MCK,<br>TIM3_CH1, TIM1_BKIN,<br>TIM16_CH1,<br>COMP1_OUT,<br>TSC_G2_IO3, EVENTOUT,<br>USART3_CTS | ADC_IN6 | | | M4 | 32 | 23 | 17 | F3 | PA7 | I/O | ТТа | | SPI1_MOSI, I2S1_SD,<br>TIM3_CH2, TIM14_CH1,<br>TIM1_CH1N, TIM17_CH1,<br>COMP2_OUT,<br>TSC_G2_IO4,<br>EVENTOUT | ADC_IN7 | | | K5 | 33 | 24 | - | - | PC4 | I/O | TTa | | EVENTOUT, USART3_TX | ADC_IN14 | | | L5 | 34 | 25 | - | - | PC5 | I/O | ТТа | | TSC_G3_IO1,<br>USART3_RX | ADC_IN15,<br>WKUP5 | | | M5 | 35 | 26 | 18 | G5 | PB0 | I/O | ТТа | | TIM3_CH3, TIM1_CH2N,<br>TSC_G3_IO2, EVENTOUT,<br>USART3_CK | ADC_IN8 | | Table 13. STM32F078xx pin definitions (continued) | | Pin | numb | ers | | | | - | | Pin function | ıs | |----------|---------|--------|-----------------|---------|---------------------------------------|-------------|---------------|-------|---------------------------------------------------------------------------------------|-------------------------| | UFBGA100 | LQFP100 | LQFP64 | LQFP48/UFQFPN48 | WLCSP49 | Pin name<br>(function after<br>reset) | Pin<br>type | I/O structure | Notes | Alternate functions | Additional<br>functions | | M6 | 36 | 27 | 19 | G4 | PB1 | I/O | ТТа | | TIM3_CH4, USART3_RTS,<br>TIM14_CH1, TIM1_CH3N,<br>TSC_G3_IO3 | ADC_IN9 | | L6 | 37 | 28 | 20 | G3 | NPOR | ı | POR | (3) | Device power-on reset in | out (active low) | | M7 | 38 | - | - | - | PE7 | I/O | FT | | TIM1_ETR | - | | L7 | 39 | - | - | - | PE8 | I/O | FT | | TIM1_CH1N | - | | M8 | 40 | - | - | - | PE9 | I/O | FT | | TIM1_CH1 | - | | L8 | 41 | - | - | - | PE10 | I/O | FT | | TIM1_CH2N | - | | M9 | 42 | - | - | - | PE11 | I/O | FT | | TIM1_CH2 | - | | L9 | 43 | - | - | - | PE12 | I/O | FT | | SPI1_NSS, I2S1_WS,<br>TIM1_CH3N | - | | M10 | 44 | - | - | - | PE13 | I/O | FT | | SPI1_SCK, I2S1_CK,<br>TIM1_CH3 | - | | M11 | 45 | - | - | - | PE14 | I/O | FT | | SPI1_MISO, I2S1_MCK,<br>TIM1_CH4 | - | | M12 | 46 | ı | - | - | PE15 | I/O | FT | | SPI1_MOSI, I2S1_SD,<br>TIM1_BKIN | - | | L10 | 47 | 29 | 21 | E3 | PB10 | I/O | FT | | SPI2_SCK, I2C2_SCL,<br>USART3_TX, CEC,<br>TSC_SYNC, TIM2_CH3 | - | | L11 | 48 | 30 | 22 | G2 | PB11 | I/O | FT | | USART3_RX, TIM2_CH4,<br>EVENTOUT, TSC_G6_IO1,<br>I2C2_SDA | - | | F12 | 49 | 31 | 23 | D3 | VSS | S | | | Ground | | | G12 | 50 | 32 | 24 | F2 | VDD | S | | | Digital power su | ıpply | | L12 | 51 | 33 | 25 | E2 | PB12 | I/O | FT | | TIM1_BKIN, TIM15_BKIN,<br>SPI2_NSS, I2S2_WS,<br>USART3_CK,<br>TSC_G6_IO2,<br>EVENTOUT | - | | K12 | 52 | 34 | 26 | G1 | PB13 | I/O | FTf | | SPI2_SCK, I2S2_CK,<br>I2C2_SCL, USART3_CTS,<br>TIM1_CH1N, TSC_G6_IO3 | - | Table 13. STM32F078xx pin definitions (continued) | | Pin | numb | ers | | able 13. 31 W321 | | | | Pin functions | | |----------|---------|--------|-----------------|---------|---------------------------------------|-------------|---------------|-------|--------------------------------------------------------------------------------------|-------------------------| | UFBGA100 | LQFP100 | LQFP64 | LQFP48/UFQFPN48 | WLCSP49 | Pin name<br>(function after<br>reset) | Pin<br>type | I/O structure | Notes | Alternate functions | Additional<br>functions | | K11 | 53 | 35 | 27 | F1 | PB14 | I/O | FTf | | SPI2_MISO, I2S2_MCK,<br>I2C2_SDA, USART3_RTS,<br>TIM1_CH2N, TIM15_CH1,<br>TSC_G6_IO4 | - | | K10 | 54 | 36 | 28 | E1 | PB15 | I/O | FT | | SPI2_MOSI, I2S2_SD,<br>TIM1_CH3N,<br>TIM15_CH1N,<br>TIM15_CH2 | WKUP7,<br>RTC_REFIN | | K9 | 55 | - | - | - | PD8 | I/O | FT | | USART3_TX | - | | K8 | 56 | ı | ı | - | PD9 | I/O | FT | | USART3_RX | - | | J12 | 57 | - | - | - | PD10 | I/O | FT | | USART3_CK | - | | J11 | 58 | - | - | - | PD11 | I/O | FT | | USART3_CTS | - | | J10 | 59 | - | - | - | PD12 | I/O | FT | | USART3_RTS,<br>TSC_G8_IO1 | - | | H12 | 60 | - | - | - | PD13 | I/O | FT | | TSC_G8_IO2 | - | | H11 | 61 | ı | ı | ı | PD14 | I/O | FT | | TSC_G8_IO3 | - | | H10 | 62 | ı | ı | ı | PD15 | I/O | FT | | TSC_G8_IO4, CRS_SYNC | - | | E12 | 63 | 37 | ı | ı | PC6 | I/O | FT | (4) | TIM3_CH1 | - | | E11 | 64 | 38 | ı | - | PC7 | I/O | FT | (4) | TIM3_CH2 | - | | E10 | 65 | 39 | ı | ı | PC8 | I/O | FT | (4) | TIM3_CH3 | - | | D12 | 66 | 40 | - | - | PC9 | I/O | FT | (4) | TIM3_CH4 | - | | D11 | 67 | 41 | 29 | D1 | PA8 | I/O | FT | (4) | USART1_CK, TIM1_CH1,<br>EVENTOUT, MCO,<br>CRS_SYNC | - | | D10 | 68 | 42 | 30 | D2 | PA9 | I/O | FT | (4) | USART1_TX, TIM1_CH2,<br>TIM15_BKIN,<br>TSC_G4_IO1 | - | | C12 | 69 | 43 | 31 | C2 | PA10 | I/O | FT | (4) | USART1_RX, TIM1_CH3,<br>TIM17_BKIN,<br>TSC_G4_IO2 | - | | B12 | 70 | 44 | 32 | C1 | PA11 | I/O | FT | (4) | USART1_CTS, TIM1_CH4,<br>COMP1_OUT,<br>TSC_G4_IO3, EVENTOUT | USB_DM | Table 13. STM32F078xx pin definitions (continued) | | Pin | numk | ers | | | | | | Pin functions | | | |----------|---------|--------|-----------------|---------|---------------------------------------|-------------|---------------|------------|------------------------------------------------------------------------------|-------------------------|--| | UFBGA100 | LQFP100 | LQFP64 | LQFP48/UFQFPN48 | WLCSP49 | Pin name<br>(function after<br>reset) | Pin<br>type | I/O structure | Notes | Alternate functions | Additional<br>functions | | | A12 | 71 | 45 | 33 | СЗ | PA12 | I/O | FT | (4) | USART1_RTS, TIM1_ETR,<br>COMP2_OUT,<br>TSC_G4_IO4, EVENTOUT | USB_DP | | | A11 | 72 | 46 | 34 | В3 | PA13 | I/O | FT | (4)<br>(5) | IR_OUT, SWDIO,<br>USB_NOE | - | | | C11 | 73 | - | - | - | PF6 | I/O | FT | (4) | - | - | | | F11 | 74 | 47 | 35 | B1 | VSS | S | | | Ground | | | | G11 | 75 | 48 | 36 | B2 | VDDIO2 | S | | | Digital power su | ıpply | | | A10 | 76 | 49 | 37 | A1 | PA14 | I/O | FT | (4)<br>(5) | USART2_TX, SWCLK | - | | | A9 | 77 | 50 | 38 | A2 | PA15 | I/O | FT | (4) | SPI1_NSS, I2S1_WS,<br>USART2_RX,<br>USART4_RTS,<br>TIM2_CH1_ETR,<br>EVENTOUT | - | | | B11 | 78 | 51 | - | - | PC10 | I/O | FT | (4) | USART3_TX, USART4_TX | - | | | C10 | 79 | 52 | - | - | PC11 | I/O | FT | (4) | USART3_RX, USART4_RX | - | | | B10 | 80 | 53 | - | - | PC12 | I/O | FT | (4) | USART3_CK,<br>USART4_CK | - | | | C9 | 81 | - | - | - | PD0 | I/O | FT | (4) | SPI2_NSS, I2S2_WS | - | | | В9 | 82 | - | - | - | PD1 | I/O | FT | (4) | SPI2_SCK, I2S2_CK | - | | | C8 | 83 | 54 | - | - | PD2 | I/O | FT | (4) | USART3_RTS, TIM3_ETR | - | | | B8 | 84 | - | - | - | PD3 | I/O | FT | | SPI2_MISO, I2S2_MCK,<br>USART2_CTS | - | | | В7 | 85 | - | - | - | PD4 | I/O | FT | | SPI2_MOSI, I2S2_SD,<br>USART2_RTS | - | | | A6 | 86 | - | - | - | PD5 | I/O | FT | | USART2_TX | - | | | В6 | 87 | - | - | - | PD6 | I/O | FT | | USART2_RX | - | | | A5 | 88 | - | - | - | PD7 | I/O | FT | | USART2_CK | - | | | A8 | 89 | 55 | 39 | А3 | PB3 | I/O | FT | | SPI1_SCK, I2S1_CK,<br>TIM2_CH2, TSC_G5_IO1,<br>EVENTOUT | - | | Table 13. STM32F078xx pin definitions (continued) | | Pin | numb | ers | | | | | | Pin functions | | | |----------|---------|--------|-----------------|---------|---------------------------------------|-------------|---------------|-------|-----------------------------------------------------------------------|-------------------------|--| | UFBGA100 | LQFP100 | LQFP64 | LQFP48/UFQFPN48 | WLCSP49 | Pin name<br>(function after<br>reset) | Pin<br>type | I/O structure | Notes | Alternate functions | Additional<br>functions | | | A7 | 90 | 56 | 40 | A4 | PB4 | I/O | FT | | SPI1_MISO, I2S1_MCK,<br>TIM17_BKIN, TIM3_CH1,<br>TSC_G5_IO2, EVENTOUT | - | | | C5 | 91 | 57 | 41 | B4 | PB5 | I/O | FT | | SPI1_MOSI, I2S1_SD,<br>I2C1_SMBA, TIM16_BKIN,<br>TIM3_CH2 | WKUP6 | | | B5 | 92 | 58 | 42 | C4 | PB6 | I/O | FTf | | I2C1_SCL, USART1_TX,<br>TIM16_CH1N,<br>TSC_G5_I03 | - | | | B4 | 93 | 59 | 43 | D4 | PB7 | I/O | FTf | | I2C1_SDA, USART1_RX,<br>USART4_CTS,<br>TIM17_CH1N,<br>TSC_G5_IO4 | - | | | A4 | 94 | 60 | 44 | A5 | BOOT0 | I | В | | Boot memory sel | ection | | | A3 | 95 | 61 | 45 | B5 | PB8 | I/O | FTf | | I2C1_SCL, CEC,<br>TIM16_CH1, TSC_SYNC | - | | | В3 | 96 | 62 | 46 | C5 | PB9 | I/O | FTf | | SPI2_NSS, I2S2_WS,<br>I2C1_SDA, IR_OUT,<br>TIM17_CH1, EVENTOUT | - | | | C3 | 97 | ı | ı | - | PE0 | I/O | FT | | EVENTOUT, TIM16_CH1 | - | | | A2 | 98 | - | - | - | PE1 | I/O | FT | | EVENTOUT, TIM17_CH1 | - | | | D3 | 99 | 63 | 47 | A6 | VSS | S | | | Ground | | | | C4 | 100 | 64 | 48 | A7 | VDD | S | | | Digital power su | ıpply | | PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited: The speed should not exceed 2 MHz with a maximum load of 30 pF. <sup>-</sup> These GPIOs must not be used as current sources (e.g. to drive an LED). <sup>2.</sup> After the first RTC domain power-up, PC13, PC14 and PC15 operate as GPIOs. Their function then depends on the content of the RTC registers which are not reset by the system reset. For details on how to manage these GPIOs, refer to the RTC domain and RTC register descriptions in the reference manual. <sup>3.</sup> This pin is supplied by $V_{DDA}$ . <sup>4.</sup> PC6, PC7, PC8, PC9, PA8, PA9, PA10, PA11, PA12, PA13, PF6, PA14, PA15, PC10, PC11, PC12, PD0, PD1 and PD2 I/Os <sup>5.</sup> After reset, these pins are configured as SWDIO and SWCLK alternate functions, and the internal pull-up on the SWDIO pin and the internal pull-down on the SWCLK pin are activated. Table 14. Alternate functions selected through GPIOA\_AFR registers for port A | Pin name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |----------|---------------------|------------|--------------|------------|------------|------------|----------|-----------| | PA0 | - | USART2_CTS | TIM2_CH1_ETR | TSC_G1_IO1 | USART4_TX | - | - | COMP1_OUT | | PA1 | EVENTOUT | USART2_RTS | TIM2_CH2 | TSC_G1_IO2 | USART4_RX | TIM15_CH1N | - | - | | PA2 | TIM15_CH1 | USART2_TX | TIM2_CH3 | TSC_G1_IO3 | - | - | - | COMP2_OUT | | PA3 | TIM15_CH2 | USART2_RX | TIM2_CH4 | TSC_G1_IO4 | - | - | - | - | | PA4 | SPI1_NSS, I2S1_WS | USART2_CK | - | TSC_G2_IO1 | TIM14_CH1 | - | - | - | | PA5 | SPI1_SCK, I2S1_CK | CEC | TIM2_CH1_ETR | TSC_G2_IO2 | - | - | - | - | | PA6 | SPI1_MISO, I2S1_MCK | TIM3_CH1 | TIM1_BKIN | TSC_G2_IO3 | USART3_CTS | TIM16_CH1 | EVENTOUT | COMP1_OUT | | PA7 | SPI1_MOSI, I2S1_SD | TIM3_CH2 | TIM1_CH1N | TSC_G2_IO4 | TIM14_CH1 | TIM17_CH1 | EVENTOUT | COMP2_OUT | | PA8 | MCO | USART1_CK | TIM1_CH1 | EVENTOUT | CRS_SYNC | - | - | - | | PA9 | TIM15_BKIN | USART1_TX | TIM1_CH2 | TSC_G4_IO1 | - | - | - | - | | PA10 | TIM17_BKIN | USART1_RX | TIM1_CH3 | TSC_G4_IO2 | - | - | - | - | | PA11 | EVENTOUT | USART1_CTS | TIM1_CH4 | TSC_G4_IO3 | - | - | - | COMP1_OUT | | PA12 | EVENTOUT | USART1_RTS | TIM1_ETR | TSC_G4_IO4 | - | - | - | COMP2_OUT | | PA13 | SWDIO | IR_OUT | USB_NOE | - | - | - | - | - | | PA14 | SWCLK | USART2_TX | - | - | - | - | - | - | | PA15 | SPI1_NSS, I2S1_WS | USART2_RX | TIM2_CH1_ETR | EVENTOUT | USART4_RTS | - | - | - | Table 15. Alternate functions selected through GPIOB\_AFR registers for port B | Din nama | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | |----------|---------------------|-----------|------------|------------|------------|-------------------| | Pin name | AFU | АГІ | AFZ | AF3 | AF4 | AF5 | | PB0 | EVENTOUT | TIM3_CH3 | TIM1_CH2N | TSC_G3_IO2 | USART3_CK | - | | PB1 | TIM14_CH1 | TIM3_CH4 | TIM1_CH3N | TSC_G3_IO3 | USART3_RTS | - | | PB3 | SPI1_SCK, I2S1_CK | EVENTOUT | TIM2_CH2 | TSC_G5_IO1 | - | - | | PB4 | SPI1_MISO, I2S1_MCK | TIM3_CH1 | EVENTOUT | TSC_G5_IO2 | - | TIM17_BKIN | | PB5 | SPI1_MOSI, I2S1_SD | TIM3_CH2 | TIM16_BKIN | I2C1_SMBA | - | - | | PB6 | USART1_TX | I2C1_SCL | TIM16_CH1N | TSC_G5_IO3 | - | - | | PB7 | USART1_RX | I2C1_SDA | TIM17_CH1N | TSC_G5_IO4 | USART4_CTS | - | | PB8 | CEC | I2C1_SCL | TIM16_CH1 | TSC_SYNC | - | - | | PB9 | IR_OUT | I2C1_SDA | TIM17_CH1 | EVENTOUT | - | SPI2_NSS, I2S2_WS | | PB10 | CEC | I2C2_SCL | TIM2_CH3 | TSC_SYNC | USART3_TX | SPI2_SCK, I2S2_CK | | PB11 | EVENTOUT | I2C2_SDA | TIM2_CH4 | TSC_G6_IO1 | USART3_RX | - | | PB12 | SPI2_NSS, I2S2_WS | EVENTOUT | TIM1_BKIN | TSC_G6_IO2 | USART3_CK | TIM15_BKIN | | PB13 | SPI2_SCK, I2S2_CK | - | TIM1_CH1N | TSC_G6_IO3 | USART3_CTS | I2C2_SCL | | PB14 | SPI2_MISO, I2S2_MCK | TIM15_CH1 | TIM1_CH2N | TSC_G6_IO4 | USART3_RTS | I2C2_SDA | | PB15 | SPI2_MOSI, I2S2_SD | TIM15_CH2 | TIM1_CH3N | TIM15_CH1N | - | - | Table 16. Alternate functions selected through GPIOC\_AFR registers for port C | Pin name | AF0 | AF1 | |----------|------------|---------------------| | PC0 | EVENTOUT | - | | PC1 | EVENTOUT | - | | PC2 | EVENTOUT | SPI2_MISO, I2S2_MCK | | PC3 | EVENTOUT | SPI2_MOSI, I2S2_SD | | PC4 | EVENTOUT | USART3_TX | | PC5 | TSC_G3_IO1 | USART3_RX | | PC6 | TIM3_CH1 | - | | PC7 | TIM3_CH2 | - | | PC8 | TIM3_CH3 | - | | PC9 | TIM3_CH4 | - | | PC10 | USART4_TX | USART3_TX | | PC11 | USART4_RX | USART3_RX | | PC12 | USART4_CK | USART3_CK | | PC13 | - | - | | PC14 | - | - | | PC15 | | - | Table 17. Alternate functions selected through GPIOD\_AFR registers for port D | Pin name | AF0 | AF1 | |----------|------------|---------------------| | PD0 | - | SPI2_NSS, I2S2_WS | | PD1 | - | SPI2_SCK, I2S2_CK | | PD2 | TIM3_ETR | USART3_RTS | | PD3 | USART2_CTS | SPI2_MISO, I2S2_MCK | | PD4 | USART2_RTS | SPI2_MOSI, I2S2_SD | | PD5 | USART2_TX | - | | PD6 | USART2_RX | - | | PD7 | USART2_CK | - | | PD8 | USART3_TX | - | | PD9 | USART3_RX | - | | PD10 | USART3_CK | - | | PD11 | USART3_CTS | - | | PD12 | USART3_RTS | TSC_G8_IO1 | | PD13 | - | TSC_G8_IO2 | | PD14 | - | TSC_G8_IO3 | | PD15 | CRS_SYNC | TSC_G8_IO4 | Table 18. Alternate functions selected through GPIOE\_AFR registers for port E | Pin name | AF0 | AF1 | |----------|-----------|---------------------| | PE0 | TIM16_CH1 | EVENTOUT | | PE1 | TIM17_CH1 | EVENTOUT | | PE2 | TIM3_ETR | TSC_G7_IO1 | | PE3 | TIM3_CH1 | TSC_G7_IO2 | | PE4 | TIM3_CH2 | TSC_G7_IO3 | | PE5 | TIM3_CH3 | TSC_G7_IO4 | | PE6 | TIM3_CH4 | - | | PE7 | TIM1_ETR | - | | PE8 | TIM1_CH1N | - | | PE9 | TIM1_CH1 | - | | PE10 | TIM1_CH2N | - | | PE11 | TIM1_CH2 | - | | PE12 | TIM1_CH3N | SPI1_NSS, I2S1_WS | | PE13 | TIM1_CH3 | SPI1_SCK, I2S1_CK | | PE14 | TIM1_CH4 | SPI1_MISO, I2S1_MCK | | PE15 | TIM1_BKIN | SPI1_MOSI, I2S1_SD | Table 19. Alternate functions available on port F | Pin name | AF | |----------|-----------| | PF0 | CRS_SYNC | | PF1 | - | | PF2 | EVENTOUT | | PF3 | EVENTOUT | | PF6 | - | | PF9 | TIM15_CH1 | | PF10 | TIM15_CH2 | 42/123 DocID026006 Rev 2 STM32F078xx Memory mapping # 5 Memory mapping 0x4800 17FF AHB2 7 0x4800 0000 0xE010 0000 Cortex-M0 Interna Peripherals 0xE000 0000 6 0xC000 0000 0x4002 43FF AHB1 5 0x4002 0000 Reserved 0xA000 0000 0x4001 8000 4 APB 0x1FFF FFFF Option bytes 0x4001 0000 0x8000 0000 System memory 0x4000 8000 3 0x1FFF C800 0x6000 0000 0x4000 0000 2 Peripherals 0x4000 0000 0x0802 0000 Flash memory SRAM 0x2000 0000 0x0800 0000 Reserved CODE 0 0x0002 0000 Flash, system memory or SRAM, depending on BOOT configuration 0x0000 0000 Reserved MS31409V1 Figure 9. STM32F078xx memory map Memory mapping STM32F078xx Table 20. STM32F078xx peripheral register boundary addresses | Bus | Boundary address | Size | Peripheral | |-------|---------------------------|---------|-----------------| | | 0x4800 1800 - 0x5FFF FFFF | ~384 MB | Reserved | | | 0x4800 1400 - 0x4800 17FF | 1 KB | GPIOF | | | 0x4800 1000 - 0x4800 13FF | 1 KB | GPIOE | | ALIDO | 0x4800 0C00 - 0x4800 0FFF | 1 KB | GPIOD | | AHB2 | 0x4800 0800 - 0x4800 0BFF | 1 KB | GPIOC | | | 0x4800 0400 - 0x4800 07FF | 1 KB | GPIOB | | | 0x4800 0000 - 0x4800 03FF | 1 KB | GPIOA | | | 0x4002 4400 - 0x47FF FFFF | ~128 MB | Reserved | | | 0x4002 4000 - 0x4002 43FF | 1 KB | TSC | | | 0x4002 3400 - 0x4002 3FFF | 3 KB | Reserved | | | 0x4002 3000 - 0x4002 33FF | 1 KB | CRC | | | 0x4002 2400 - 0x4002 2FFF | 3 KB | Reserved | | AHB1 | 0x4002 2000 - 0x4002 23FF | 1 KB | FLASH Interface | | | 0x4002 1400 - 0x4002 1FFF | 3 KB | Reserved | | | 0x4002 1000 - 0x4002 13FF | 1 KB | RCC | | | 0x4002 0400 - 0x4002 0FFF | 3 KB | Reserved | | | 0x4002 0000 - 0x4002 03FF | 1 KB | DMA | | | 0x4001 8000 - 0x4001 FFFF | 32 KB | Reserved | | | 0x4001 5C00 - 0x4001 7FFF | 9 KB | Reserved | | | 0x4001 5800 - 0x4001 5BFF | 1 KB | DBGMCU | | | 0x4001 4C00 - 0x4001 57FF | 3 KB | Reserved | | | 0x4001 4800 - 0x4001 4BFF | 1 KB | TIM17 | | | 0x4001 4400 - 0x4001 47FF | 1 KB | TIM16 | | | 0x4001 4000 - 0x4001 43FF | 1 KB | TIM15 | | | 0x4001 3C00 - 0x4001 3FFF | 1 KB | Reserved | | | 0x4001 3800 - 0x4001 3BFF | 1 KB | USART1 | | | 0x4001 3400 - 0x4001 37FF | 1 KB | Reserved | | | 0x4001 3000 - 0x4001 33FF | 1 KB | SPI1/I2S1 | | APB | 0x4001 2C00 - 0x4001 2FFF | 1 KB | TIM1 | | | 0x4001 2800 - 0x4001 2BFF | 1 KB | Reserved | | | 0x4001 2400 - 0x4001 27FF | 1 KB | ADC | | | 0x4001 0800 - 0x4001 23FF | 7 KB | Reserved | | | 0x4001 0400 - 0x4001 07FF | 1 KB | EXTI | | | 0x4001 0000 - 0x4001 03FF | 1 KB | SYSCFG + COMP | STM32F078xx Memory mapping Table 20. STM32F078xx peripheral register boundary addresses (continued) | Bus | Boundary address | Size | Peripheral | |-----|---------------------------|-------|------------| | | 0x4000 8000 - 0x4000 FFFF | 32 KB | Reserved | | | 0x4000 7C00 - 0x4000 7FFF | 1 KB | Reserved | | | 0x4000 7800 - 0x4000 7BFF | 1 KB | CEC | | | 0x4000 7400 - 0x4000 77FF | 1 KB | DAC | | | 0x4000 7000 - 0x4000 73FF | 1 KB | PWR | | | 0x4000 6C00 - 0x4000 6FFF | 1 KB | CRS | | | 0x4000 6400 - 0x4000 6BFF | 2 KB | Reserved | | | 0x4000 6000 - 0x4000 63FF | 1 KB | USB RAM | | | 0x4000 5C00 - 0x4000 5FFF | 1 KB | USB | | | 0x4000 5800 - 0x4000 5BFF | 1 KB | I2C2 | | | 0x4000 5400 - 0x4000 57FF | 1 KB | I2C1 | | | 0x4000 5000 - 0x4000 53FF | 1 KB | Reserved | | | 0x4000 4C00 - 0x4000 4FFF | 1 KB | USART4 | | | 0x4000 4800 - 0x4000 4BFF | 1 KB | USART3 | | | 0x4000 4400 - 0x4000 47FF | 1 KB | USART2 | | | 0x4000 3C00 - 0x4000 43FF | 2 KB | Reserved | | | 0x4000 3800 - 0x4000 3BFF | 1 KB | SPI2 | | APB | 0x4000 3400 - 0x4000 37FF | 1 KB | Reserved | | | 0x4000 3000 - 0x4000 33FF | 1 KB | IWDG | | | 0x4000 2C00 - 0x4000 2FFF | 1 KB | WWDG | | | 0x4000 2800 - 0x4000 2BFF | 1 KB | RTC | | | 0x4000 2400 - 0x4000 27FF | 1 KB | Reserved | | | 0x4000 2000 - 0x4000 23FF | 1 KB | TIM14 | | | 0x4000 1800 - 0x4000 1FFF | 2 KB | Reserved | | | 0x4000 1400 - 0x4000 17FF | 1 KB | TIM7 | | | 0x4000 1000 - 0x4000 13FF | 1 KB | TIM6 | | | 0x4000 0800 - 0x4000 0FFF | 2 KB | Reserved | | | 0x4000 0400 - 0x4000 07FF | 1 KB | TIM3 | | | 0x4000 0000 - 0x4000 03FF | 1 KB | TIM2 | ## 6 Electrical characteristics #### 6.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 6.1.1 Minimum and maximum values Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\sigma$ ). ## 6.1.2 Typical values Unless otherwise specified, typical data are based on $T_A = 25$ °C, $V_{DD} = 1.8$ V and $V_{DDA} = 3.3$ V. They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\sigma$ ). ## 6.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. ### 6.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 10. #### 6.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in Figure 11. ## 6.1.6 Power supply scheme Figure 12. Power supply scheme Caution: Each power supply pair ( $V_{DD}/V_{SS}$ , $V_{DDA}/V_{SSA}$ etc.) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or below, the appropriate pins on the underside of the PCB to ensure the good functionality of the device. ## 6.1.7 Current consumption measurement Figure 13. Current consumption measurement scheme ## 6.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in *Table 21: Voltage characteristics*, *Table 22: Current characteristics* and *Table 23: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Table 21. Voltage characteristics<sup>(1)</sup> | Symbol | Ratings | Min | Max | Unit | |-------------------------------------|---------------------------------------------------------|--------------------------------------|--------------------------|------| | V <sub>DD</sub> -V <sub>SS</sub> | External main supply voltage | -0.3 | 1.95 | V | | V <sub>DDIO2</sub> -V <sub>SS</sub> | External I/O supply voltage | -0.3 | 4.0 | V | | V <sub>DDA</sub> -V <sub>SS</sub> | External analog supply voltage | -0.3 | 4.0 | V | | V <sub>DD</sub> -V <sub>DDA</sub> | Allowed voltage difference for $V_{DD} > V_{DDA}$ | - | 0.4 | V | | V <sub>BAT</sub> -V <sub>SS</sub> | External backup supply voltage | -0.3 | 4.0 | V | | | Input voltage on FT and FTf pins | V <sub>SS</sub> – 0.3 | V <sub>DDIOx</sub> + 4.0 | V | | | Input voltage on POR pins | V <sub>SS</sub> - 0.3 | V <sub>DDA</sub> + 4.0 | V | | V <sub>IN</sub> <sup>(2)</sup> | Input voltage on TTa pins | V <sub>SS</sub> - 0.3 | 4.0 | V | | | воото | 0 | 9.0 | V | | | Input voltage on any other pin | V <sub>SS</sub> - 0.3 | 4.0 | V | | ΔV <sub>DDx</sub> | Variations between different V <sub>DD</sub> power pins | - | 50 | mV | | V <sub>SSx</sub> - V <sub>SS</sub> | Variations between all the different ground pins | - | 50 | mV | | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | see Section 6.3<br>sensitivity chara | | | All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. V<sub>IN</sub> maximum must always be respected. Refer to Table 22: Current characteristics for the maximum allowed injected current values. **Table 22. Current characteristics** | Symbol | Ratings | Max. | Unit | |------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------| | $\Sigma I_{VDD}$ | Total current into sum of all VDD power lines (source) <sup>(1)</sup> | 120 | | | Σl <sub>VSS</sub> | Total current out of sum of all VSS ground lines (sink) <sup>(1)</sup> | -120 | | | I <sub>VDD(PIN)</sub> | Maximum current into each VDD power pin (source) <sup>(1)</sup> | 100 | | | I <sub>VSS(PIN)</sub> | Maximum current out of each VSS ground pin (sink) <sup>(1)</sup> | -100 | | | | Output current sunk by any I/O and control pin | 25 | | | I <sub>IO(PIN)</sub> | Output current source by any I/O and control pin | -25 | | | | Total output current sunk by sum of all I/Os and control pins <sup>(2)</sup> | 80 | | | $\Sigma I_{IO(PIN)}$ | Total output current sourced by sum of all I/Os and control pins <sup>(2)</sup> | -80 | mA | | | Total output current sourced by sum of all I/Os supplied by VDDIO2 | -40 | | | | Injected current on POR, B, FT and FTf pins | -5/+0 <sup>(4)</sup> | | | $I_{\rm INJ(PIN)}^{(3)}$ | Injected current on TC and RST pin | ± 5 | | | | Injected current on TTa pins <sup>(5)</sup> | 120<br>-120<br>100<br>-100<br>25<br>-25<br>80<br>-80<br>-40<br>-5/+0 <sup>(4)</sup> | | | $\Sigma I_{\text{INJ(PIN)}}$ | Total injected current (sum of all I/O and control pins) <sup>(6)</sup> | ± 25 | | <sup>1.</sup> All main power (VDD, VDDA) and ground (VSS, VSSA) pins must always be connected to the external power supply, in the permitted range. - 3. A positive injection is induced by V<sub>IN</sub> > V<sub>DDIOx</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 21: Voltage characteristics* for the maximum allowed input voltage values. - 4. Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value. - On these I/Os, a positive injection is induced by V<sub>IN</sub> > V<sub>DDA</sub>. Negative injection disturbs the analog performance of the device. See note <sup>(2)</sup> below *Table 58: ADC accuracy*. - 6. When several inputs are submitted to a current injection, the maximum $\Sigma I_{\text{INJ}(\text{PIN})}$ is the absolute sum of the positive and negative injected currents (instantaneous values). Table 23. Thermal characteristics | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature | 150 | °C | <sup>2.</sup> This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count QFP packages. # 6.3 Operating conditions ## 6.3.1 General operating conditions Table 24. General operating conditions | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------|-----------------------------------------------------|--------------------------------------------------------|-----------------|-------------------------|-------| | f <sub>HCLK</sub> | Internal AHB clock frequency | | 0 | 48 | MHz | | f <sub>PCLK</sub> | Internal APB clock frequency | | 0 | 48 | IVITZ | | V <sub>DD</sub> | Standard operating voltage | | 1.65 | 1.95 | V | | V <sub>DDIO2</sub> | I/O supply voltage | Must not be supplied if V <sub>DD</sub> is not present | 1.65 | 3.6 | V | | V | Analog operating voltage (ADC and DAC not used) | Must have a potential equal | V <sub>DD</sub> | 3.6 | V | | $V_{DDA}$ | Analog operating voltage (ADC and DAC used) | to or higher than V <sub>DD</sub> | 2.4 | 3.6 | V | | V <sub>BAT</sub> | Backup operating voltage | | 1.65 | 3.6 | V | | | | TC and RST I/O | -0.3 | V <sub>DDIOx</sub> +0.3 | | | V | I/O input voltage | TTa and POR I/O | -0.3 | V <sub>DDA</sub> +0.3 | V | | $V_{IN}$ | I/O input voltage | FT and FTf I/O | -0.3 | 5.2 <sup>(1)</sup> | V | | | | BOOT0 | 0 | 5.2 | | | | | UFBGA100 | - | 364 | | | | | LQFP100 | - | 476 | | | Б | Power dissipation at T <sub>A</sub> = 85 °C | LQFP64 | - | 455 | \^/ | | $P_D$ | for suffix 6 or $T_A = 105$ °C for suffix $7^{(2)}$ | LQFP48 | - | 370 | mW | | | | UFQFPN48 | - | 625 | | | | | WLCSP49 | - | 408 | | | | Ambient temperature for the | Maximum power dissipation | -40 | 85 | %0 | | т. | suffix 6 version | Low power dissipation <sup>(3)</sup> | -40 | 105 | °C | | TA | Ambient temperature for the | Maximum power dissipation | -40 | 105 | °C | | | suffix 7 version | Low power dissipation <sup>(3)</sup> | -40 | 125 | C | | т. | Suffix 6 version | | -40 | 105 | °C | | TJ | Junction temperature range | Suffix 7 version | -40 | 125 | °C | <sup>1.</sup> To sustain a voltage higher than $V_{DDIOx}$ +0.3 V, the internal pull-up/pull-down resistors must be disabled. <sup>2.</sup> If $T_A$ is lower, higher $P_D$ values are allowed as long as $T_J$ does not exceed $T_{Jmax}$ . See Section 7.2: Thermal characteristics. In low power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>Jmax</sub> (see Section 7.2: Thermal characteristics). ## 6.3.2 Operating conditions at power-up / power-down The parameters given in *Table 25* are derived from tests performed under the ambient temperature condition summarized in *Table 24*. Table 25. Operating conditions at power-up / power-down | Symbol | Parameter | Conditions | Min | Max | Unit | |-------------------|---------------------------------|------------|-----|----------|-------| | + | V <sub>DD</sub> rise time rate | | 0 | $\infty$ | | | t <sub>VDD</sub> | V <sub>DD</sub> fall time rate | - | 20 | $\infty$ | μs/V | | + | V <sub>DDA</sub> rise time rate | | 0 | $\infty$ | μ5/ ν | | <sup>t</sup> VDDA | V <sub>DDA</sub> fall time rate | - | 20 | $\infty$ | | ## 6.3.3 Embedded reference voltage The parameters given in *Table 26* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*. Table 26. Embedded internal reference voltage | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------|---------------------------------------------------------------|-----------------------------------|----------------------|-----|---------------------|--------| | V | Internal reference voltage | -40 °C < T <sub>A</sub> < +105 °C | 1.16 | 1.2 | 1.25 | V | | V <sub>REFINT</sub> | internal reference voltage | –40 °C < T <sub>A</sub> < +85 °C | 1.16 | 1.2 | 1.24 <sup>(1)</sup> | V | | t <sub>S_vrefint</sub> | ADC sampling time when reading the internal reference voltage | | 4 <sup>(2)</sup> | - | - | μs | | $\Delta V_{REFINT}$ | Internal reference voltage spread over the temperature range | V <sub>DDA</sub> = 3 V | - | - | 10 <sup>(2)</sup> | mV | | T <sub>Coeff</sub> | Temperature coefficient | | - 100 <sup>(2)</sup> | - | 100 <sup>(2)</sup> | ppm/°C | | T <sub>VREFINT_RDY</sub> | Internal reference voltage temporization | | 1.5 | 2.5 | 4.5 | ms | <sup>1.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> Guaranteed by design, not tested in production. This parameter is the latency between the time when pin NPOR is set to 1 by the application and the time when the VREFINTRDYF status bit is set to 1 by the hardware. ### 6.3.4 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 13: Current consumption measurement scheme*. All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code. ### Typical and maximum current consumption The MCU is placed under the following conditions: - All I/O pins are in analog input mode - All peripherals are disabled except when explicitly mentioned - The Flash memory access time is adjusted to the f<sub>HCLK</sub> frequency: - 0 wait state and Prefetch OFF from 0 to 24 MHz - 1 wait state and Prefetch ON above 24 MHz - When the peripherals are enabled f<sub>PCLK</sub> = f<sub>HCLK</sub> The parameters given in *Table 27* to *Table 31* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*. Table 27. Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD}$ = 1.8 V | | | Typical al | | | periphera | | | | periphe | | | | | |-----------------|----------------------------------------------------------------|-----------------------------------------------------|-------------------|--------|---------------------|---------------------|---------------------|------|---------------------|---------------------|---------------------|------|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | | M | ax @ T <sub>A</sub> | (2) | | М | ax @ T <sub>A</sub> | (2) | Unit | | | Syl | Para | | | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | | HSI48 | 48 MHz | 23.0 | 24.8 | 25.8 | 26.7 | 12.9 | 13.7 | 14.1 | 15.3 | | | | | | HSE bypass,<br>PLL on | 48 MHz | 22.9 | 24.6 | 25.7 | 26.6 | 12.8 | 13.6 | 13.9 | 15.2 | | | | | mode | | 32 MHz | 15.5 | 16.6 | 17.2 | 19.1 | 8.7 | 9.2 | 9.4 | 10.0 | | | | | Supply current in Run mode, code executing from Flash | | 24 MHz | 12.0 | 12.8 | 13.2 | 14.3 | 6.8 | 7.2 | 7.3 | 7.7 | | | | | supply current in Run code executing from | HSE bypass, | 8 MHz | 4.2 | 4.4 | 4.5 | 4.6 | 2.4 | 2.6 | 2.6 | 2.7 | | | | | ent | PLL off | 1 MHz | 0.7 | 0.9 | 1.0 | 1.1 | 0.5 | 0.6 | 0.7 | 0.7 | | | | | exec | LICI alaak | 48 MHz | 22.9 | 24.6 | 25.7 | 27.6 | 12.8 | 13.6 | 13.9 | 15.2 | | | | | pply | HSI clock,<br>PLL on | 32 MHz | 15.5 | 16.6 | 17.2 | 19.1 | 8.7 | 9.2 | 9.4 | 10.0 | | | | | NS S | | 24 MHz | 12.0 | 12.8 | 13.2 | 14.3 | 6.8 | 7.2 | 7.3 | 7.7 | | | | I <sub>DD</sub> | | HSI clock,<br>PLL off | 8 MHz | 4.2 | 4.4 | 4.5 | 4.6 | 2.4 | 2.6 | 2.6 | 2.7 | mA | | | טטי | | HSI48 | 48 MHz | 22.1 | 23.8 | 25.0 | 25.9 | 11.9 | 12.7 | 13.1 | 13.6 | | | | | | | 48 MHz | 21.9 | 23.6 <sup>(3)</sup> | 24.8 | 25.7 <sup>(3)</sup> | 11.8 | 12.5 <sup>(3)</sup> | 12.9 | 13.5 <sup>(3)</sup> | | | | | ode,<br>AM | HSE bypass,<br>PLL on | 32 MHz | 14.8 | 15.9 | 16.5 | 18.2 | 7.9 | 8.4 | 8.6 | 9.8 | | | | | | | 24 MHz | 11.3 | 12.0 | 12.4 | 13.7 | 6.0 | 6.4 | 6.6 | 7.3 | | | | | in Ru<br>g froi | HSE bypass, | 8 MHz | 3.8 | 4.0 | 4.1 | 3.9 | 2.0 | 2.2 | 2.2 | 2.3 | | | | | ent i | PLL off | 1 MHz | 0.5 | 0.6 | 0.6 | 0.7 | 0.2 | 0.4 | 0.4 | 0.4 | | | | | exec | Supply current in Run mode, code executing from RAM | UCI closk | 48 MHz | 21.9 | 23.6 | 24.7 | 25.0 | 11.8 | 12.5 | 12.9 | 13.5 | | | | pply | HSI clock, | 32 MHz | 14.8 | 15.9 | 16.5 | 18.2 | 7.9 | 8.4 | 8.6 | 9.8 | | | | | NS O | | 24 MHz | 11.3 | 12.0 | 12.4 | 13.7 | 6.0 | 6.4 | 6.6 | 7.3 | | | | | | HSI clock,<br>PLL off | 8 MHz | 3.8 | 4.0 | 4.1 | 4.2 | 2.0 | 2.2 | 2.2 | 2.3 | | | | | | HSI48 | 48 MHz | 14.5 | 15.6 | 16.2 | 16.9 | 3.0 | 3.3 | 3.3 | 3.6 | | | | | ¥ĕ | | 48 MHz | 14.3 | 15.4 <sup>(3)</sup> | 16.1 | 16.8 <sup>(3)</sup> | 2.9 | 3.1 <sup>(3)</sup> | 3.2 | 3.4 <sup>(3)</sup> | | | | | node<br>or R | HSE bypass,<br>PLL on | 32 MHz | 9.7 | 10.4 | 10.7 | 11.6 | 1.9 | 2.1 | 2.2 | 2.3 | | | | | ep n<br>ash | | 24 MHz | 7.4 | 7.9 | 8.2 | 8.5 | 1.5 | 1.7 | 1.7 | 1.8 | | | | | Sle<br>m Fl | HSE bypass, | 8 MHz | 2.5 | 2.7 | 2.7 | 2.9 | 0.5 | 0.6 | 0.6 | 0.7 | | | | I <sub>DD</sub> | ant ir<br>g fro | PLL off | 1 MHz | 0.3 | 0.4 | 0.4 | 0.4 | 0.1 | 0.2 | 0.2 | 0.2 | mA | | | | curre | | 48 MHz | 14.3 | 15.4 | 16.1 | 16.8 | 2.9 | 3.1 | 3.2 | 3.4 | | | | | ply o | HSI clock,<br>PLL on | 32 MHz | 9.7 | 10.4 | 10.7 | 11.6 | 1.9 | 2.1 | 2.2 | 2.3 | | | | | Supply current in Sleep mode, code executing from Flash or RAM | | 24 MHz | 7.4 | 7.9 | 8.2 | 8.8 | 1.5 | 1.7 | 1.7 | 1.8 | | | | | 8 | HSI clock,<br>PLL off | 8 MHz | 2.5 | 2.7 | 2.7 | 2.9 | 0.5 | 0.6 | 0.6 | 0.7 | | | - 1. USB is kept disabled as this IP functions only with a 48 MHz clock. - 2. Data based on characterization results, not tested in production unless otherwise specified. - 3. Data based on characterization results and tested in production (using one common test limit for sum of IDD and IDDA). Table 28. Typical and maximum current consumption from the V<sub>DDA</sub> supply | | er | | | | V <sub>DDA</sub> | = 2.4 V | 1 | | | = 3.6 V | | | |------------------|----------------------|-----------------------|-------------------|-----|--------------------|---------------------|--------------------|-----|--------------------|---------|--------------------|------| | Para-meter | Conditions (1) | | f <sub>HCLK</sub> | | М | ax @ T <sub>A</sub> | (2) | | М | ax @ T | A <sup>(2)</sup> | Unit | | | Para | | | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | HSI48 | 48 MHz | 309 | 325 | 328 | 332 | 320 | 335 | 339 | 348 | | | | | HSE | 48 MHz | 151 | 169 <sup>(3)</sup> | 177 | 180 <sup>(3)</sup> | 163 | 181 <sup>(3)</sup> | 192 | 196 <sup>(3)</sup> | | | | Supply | bypass, | 32 MHz | 103 | 119 | 124 | 126 | 112 | 127 | 133 | 135 | | | | current in<br>Run or | PLL on | 24 MHz | 81 | 95 | 98 | 100 | 87 | 100 | 105 | 107 | | | | Sleep | HSE | 8 MHz | 1.6 | 2.8 | 3.0 | 3.3 | 2.1 | 3.2 | 3.4 | 3.9 | | | I <sub>DDA</sub> | mode,<br>code | bypass,<br>PLL off | 1 MHz | 1.6 | 2.8 | 3.0 | 3.3 | 2.0 | 3.2 | 3.4 | 3.9 | μΑ | | | executing from | | 48 MHz | 217 | 238 | 249 | 253 | 238 | 259 | 272 | 278 | | | | Flash or | HSI clock,<br>PLL on | 32 MHz | 170 | 189 | 197 | 200 | 187 | 205 | 214 | 218 | | | | RAM FLE OII | 24 MHz | 146 | 164 | 170 | 173 | 162 | 178 | 186 | 189 | | | | | | HSI clock,<br>PLL off | 8 MHz | 67 | 76 | 79 | 80 | 77 | 86 | 89 | 90 | | Current consumption from the V<sub>DDA</sub> supply is independent of whether the digital peripherals are enabled or disabled, being in Run or Sleep mode or executing from Flash or RAM. Furthermore, when the PLL is off, I<sub>DDA</sub> is independent from the frequency. Table 29. Typical and maximum current consumption from the $V_{\mbox{\footnotesize{BAT}}}$ supply | | | | | Typ @ V <sub>BAT</sub> | | | | | | Max <sup>(1)</sup> | | | |----------|-------------------|----------------------------------------------------------------------------------|----------|------------------------|---------|---------|---------|---------|---------------------------|---------------------------|-------------------------|------| | Symbol | Parameter | Conditions | = 1.65 V | = 1.8 V | = 2.4 V | = 2.7 V | = 3.3 V | = 3.6 V | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> = 105 °C | Unit | | | RTC<br>domain | LSE & RTC ON; "Xtal<br>mode": lower driving<br>capability;<br>LSEDRV[1:0] = '00' | 0.5 | 0.6 | 0.7 | 0.8 | 1.1 | 1.2 | 1.3 | 1.7 | 2.3 | шА | | IDD_VBAT | supply<br>current | LSE & RTC ON; "Xtal<br>mode" higher driving<br>capability;<br>LSEDRV[1:0] = '11' | 0.8 | 0.9 | 1.1 | 1.2 | 1.4 | 1.6 | 1.7 | 2.1 | 2.8 | μΑ | <sup>1.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> Data based on characterization results, not tested in production unless otherwise specified. <sup>3.</sup> Data based on characterization results and tested in production (using one common test limit for sum of IDD and IDDA). ### **Typical current consumption** The MCU is placed under the following conditions: - V<sub>DD</sub> = V<sub>DDA</sub> = 1.8 V - All I/O pins are in analog input configuration - The Flash access time is adjusted to f<sub>HCLK</sub> frequency: - 0 wait state and Prefetch OFF from 0 to 24 MHz - 1 wait state and Prefetch ON above 24 MHz - When the peripherals are enabled, f<sub>PCLK</sub> = f<sub>HCLK</sub> - PLL is used for frequencies greater than 8 MHz - AHB prescaler of 2, 4, 8 and 16 is used for the frequencies 4 MHz, 2 MHz, 1 MHz and 500 kHz respectively Table 30. Typical current consumption, code executing from Flash, running from HSE 8 MHz crystal | Symbol | Parameter | | | nsumption<br>mode | | nsumption<br>p mode | Unit | |------------------|------------------------------|-------------------|---------------------|----------------------|------------------------|----------------------|------| | Symbol | Farameter | f <sub>HCLK</sub> | Peripherals enabled | Peripherals disabled | Peripherals<br>enabled | Peripherals disabled | Onit | | | | 48 MHz | 22.0 | 12.7 | 14.2 | 3.2 | | | | | 36 MHz | 17.1 | 9.9 | 10.8 | 2.5 | | | | | 32 MHz | 15.4 | 8.9 | 9.7 | 2.2 | | | | Current | 24 MHz | 11.9 | 7.0 | 7.5 | 1.8 | | | | Current consumption | 16 MHz | 8.3 | 4.9 | 5.2 | 1.3 | mA | | I <sub>DD</sub> | from V <sub>DD</sub> | 8 MHz | 4.4 | 2.7 | 2.7 | 0.7 | IIIA | | | supply | 4 MHz | 2.7 | 1.7 | 1.8 | 0.6 | | | | | 2 MHz | 1.6 | 1.1 | 1.2 | 0.6 | | | | | 1 MHz | 1.1 | 0.8 | 0.9 | 0.5 | | | | | 500 kHz | 0.9 | 0.7 | 0.8 | 0.5 | | | | | 48 MHz | | 14 | 13 | | | | | | 36 MHz | | 1′ | 12 | | | | | | 32 MHz | | 10 | )2 | | | | | Current | 24 MHz | | 8 | 1 | | | | | consumption | 16 MHz | | 5 | 9 | | μA | | I <sub>DDA</sub> | from V <sub>DDA</sub> supply | 8 MHz | | | 1 | | μΑ | | | Supply | 4 MHz | | • | 1 | | | | | | 2 MHz | | | 1 | | | | | | 1 MHz | | | 1 | | | | | | 500 kHz | | • | 1 | | | Table 31. Typical and maximum consumption in Stop mode | | - | SI | | Тур | @ V <sub>D</sub> | <sub>DA</sub> (V | <sub>DD</sub> = 1 | l.8 V) | | | Max | | | |------------------|----------------|---------------------|---------|---------|------------------|------------------|-------------------|---------|---------|------------------------|---------------------------|----------------------------|------| | Symbol | Parameter | Conditions | = 1.8 V | = 2.0 V | = 2.4 V | = 2.7 V | = 3.0 V | = 3.3 V | = 3.6 V | T <sub>A</sub> = 25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit | | I <sub>DD</sub> | Supply current | All oscillators OFF | | | | 0.5 | | | | 2.1 | 15.4 | 37.0 | | | I <sub>DDA</sub> | in Stop mode | All Oscillators OFF | 1.0 | 1.0 | 1.0 | 1.0 | 1.1 | 1.1 | 1.2 | 1.6 | 2.6 | 3.4 | μA | #### I/O system current consumption The current consumption of the I/O system has two components: static and dynamic. #### I/O static current consumption All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 51: I/O static characteristics*. For the output pins, any external pull-down or external load must also be considered to estimate the current consumption. Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs. Caution: Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode. #### I/O dynamic current consumption In addition to the internal peripheral current consumption measured previously (see *Table 33: Peripheral current consumption*), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the I/O supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin: $$I_{SW} = V_{DDIOx} \times f_{SW} \times C$$ where $I_{SW}$ is the current sunk by a switching I/O to charge/discharge the capacitive load $V_{DDIOx}$ is the I/O supply voltage f<sub>SW</sub> is the I/O switching frequency C is the total capacitance seen by the I/O pin: $C = C_{INT} + C_{EXT} + C_{S}$ C<sub>S</sub> is the PCB board capacitance including the pad pin. The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency. Table 32. Switching output I/O current consumption | Symbol | Parameter | Conditions <sup>(1)</sup> | I/O toggling<br>frequency (f <sub>SW</sub> ) | Тур | Unit | | | | | | | | | | | | | | | | | | | | |-----------------|-------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------|----------------------------|--------------------------|--------------------------|--------------------------|--------------------------|-------|------|--|--|--|--|--|--|--|--|--|--|--------|-----|--| | | | | 2 MHz | 0.09 | | | | | | | | | | | | | | | | | | | | | | | | | 4 MHz | 0.17 | | | | | | | | | | | | | | | | | | | | | | | | $V_{DDIOx} = 1.8 V$<br>$C_{EXT} = 0 pF$ | 8 MHz | 0.34 | | | | | | | | | | | | | | | | | | | | | | | | $C = C_{INT} + C_{EXT} + C_{S}$ | 18 MHz | 0.79 | | | | | | | | | | | | | | | | | | | | | | | | | 36 MHz | 1.50 | | | | | | | | | | | | | | | | | | | | | | | | $V_{DDIOX} = 1.8 \text{ V}$ $C_{EXT} = 10 \text{ pF}$ $C = C_{INT} + C_{EXT} + C_{S}$ | 48 MHz | 2.06 | | | | | | | | | | | | | | | | | | | | | | | | | 2 MHz | 0.13 | | | | | | | | | | | | | | | | | | | | | | | | | 4 MHz | 0.26 | | | | | | | | | | | | | | | | | | | | | | | | | 8 MHz | 0.50 | | | | | | | | | | | | | | | | | | | | | | | | | 18 MHz | 1.18 | | | | | | | | | | | | | | | | | | | | | | | | | S SINT SEXT SS | 36 MHz | 2.27 | | | | | | | | | | | | | | | | | | | | | | | | 48 MHz | 3.03 | | | | | | | | | | | | | | | | | | | | | | , | I/O current | $V_{DDIOx} = 1.8 V$ $C_{EXT} = 22 pF$ $C = C_{INT} + C_{EXT} + C_{S}$ | C <sub>EXT</sub> = 22 pF | 2 MHz | 0.18 | mA | | | | | | | | | | | | | | | | | | | | I <sub>SW</sub> | consumption | | | 4 MHz | 0.36 | ША | | | | | | | | | | | | | | | | | | | | | | | | C <sub>EXT</sub> = 22 pF | C <sub>EXT</sub> = 22 pF | C <sub>EXT</sub> = 22 pF | C <sub>EXT</sub> = 22 pF | C <sub>EXT</sub> = 22 pF | C <sub>EXT</sub> = 22 pF | 8 MHz | 0.69 | | | | | | | | | | | | | | | | | | | 18 MHz | 1.60 | | | | | | | | | | | | | | | | | | | | | | | | 36 MHz | 3.27 | | | | | | | | | | | | | | | | | | | | | | | | | 2 MHz | 0.23 | | | | | | | | | | | | | | | | | | | | | | | | V <sub>DDIOx</sub> = 1.8 V | V <sub>DDIOx</sub> = 1.8 V | V <sub>DDIOx</sub> = 1.8 V | V <sub>DDIOx</sub> = 1.8 V | 4 MHz | 0.45 | | | | | | | | | | | | | | | | | | | | | C <sub>EXT</sub> = 33 pF | 8 MHz | 0.87 | | | | | | | | | | | | | | | | | | | | | | | | $C = C_{INT} + C_{EXT} + C_{S}$ | | | | | | | | | | | | | | | | | | | | 18 MHz | 2.0 | | | | | | 36 MHz | 3.7 | | | | | | | | | | | | | | | | | | | | | | | | V <sub>DDIOx</sub> = 1.8 V<br>C <sub>EXT</sub> = 47 pF<br>C = C <sub>INT</sub> + C <sub>EXT</sub> + C <sub>S</sub> | | | | | 2 MHz | 0.29 | | | | | | | | | | | | | | | | | | | | | 4 MHz | 0.55 | | | | | | | | | | | | | | | | | | | | | | | | | | | 1.09 | | | | | | | | | | | | | | | | | | | | | | | INT EXT - 5 | 18 MHz | 2.43 | | | | | | | | | | | | | | | | | | | | | <sup>1.</sup> $C_S = 5 pF$ (estimated value). ### On-chip peripheral current consumption The current consumption of the on-chip peripherals is given in *Table 33*. The MCU is placed under the following conditions: - All I/O pins are in analog mode - All peripherals are disabled unless otherwise mentioned - The given value is calculated by measuring the current consumption - with all peripherals clocked off - with only one peripheral clocked on - Ambient operating temperature and supply voltage conditions summarized in *Table 21:* Voltage characteristics - The power consumption of the digital part of the on-chip peripherals is given in *Table 33*. The power consumption of the analog part of the peripherals (where applicable) is indicated in each related section of the datasheet. Table 33. Peripheral current consumption | | Peripheral | Typical consumption at 25 °C | Unit | |-----|--------------------------|------------------------------|--------| | | BusMatrix <sup>(1)</sup> | 2.2 | | | | CRC | 1.6 | | | | DMA | 5.7 | | | | Flash interface | 13.0 | | | | GPIOA | 8.2 | | | | GPIOB | 8.5 | | | AHB | GPIOC | 2.3 | μΑ/MHz | | | GPIOD | 1.9 | | | | GPIOE | 2.2 | | | | GPIOF | 1.2 | | | | SRAM | 0.9 | | | | TSC | 5.0 | | | | All AHB peripherals | 52.6 | | Table 33. Peripheral current consumption (continued) | | Peripheral | Typical consumption at 25 °C | Unit | |-----|---------------------------|------------------------------|--------| | | APB-Bridge <sup>(2)</sup> | 2.8 | | | | ADC <sup>(3)</sup> | 4.1 | | | | CEC | 1.5 | | | | CRS | 0.8 | | | | DAC <sup>(3)</sup> | 4.7 | | | | DEBUG (MCU debug feature) | 0.1 | | | | I2C1 | 3.9 | | | | I2C2 | 4.0 | | | | PWR | 1.3 | | | | SPI1 | 8.7 | | | | SPI2 | 8.5 | | | | SYSCFG & COMP | 1.7 | | | | TIM1 | 14.9 | | | | TIM2 | 15.5 | | | | TIM3 | 11.4 | | | APB | TIM6 | 2.5 | μΑ/MHz | | | TIM7 | 2.3 | | | | TIM14 | 5.3 | | | | TIM15 | 9.1 | | | | TIM16 | 6.6 | | | | TIM17 | 6.8 | | | | USART1 | 17.0 | | | | USART2 | 16.7 | | | | USART3 | 5.4 | | | | USART4 | 5.4 | | | | USB | 7.2 | | | | WWDG | 1.4 | | | | All APB peripherals | 169.6 | | - 1. The BusMatrix is automatically active when at least one master is ON (CPU, DMA). - 2. The APB Bridge is automatically active when at least one peripheral is ON on the Bus. - The power consumption of the analog part (I<sub>DDA</sub>) of peripherals such as ADC, DAC, Comparators, is not included. Refer to the tables of characteristics in the subsequent sections. ### 6.3.5 Wakeup time from low-power mode The wakeup times given in *Table 34* are the latency between the event and the execution of the first user instruction. The device goes in low-power mode after the WFE (Wait For Event) instruction, in the case of a WFI (Wait For Interruption) instruction, 16 CPU cycles must be added to the following timings due to the interrupt latency in the Cortex M0 architecture. The SYSCLK clock source setting is kept unchanged after wakeup from Sleep mode. During wakeup from Stop or Standby mode, SYSCLK takes the default setting: HSI 8 MHz. The wakeup source from Sleep and Stop mode is an EXTI line configured in event mode. The wakeup source from Standby mode is the WKUP1 pin (PA0). All timings are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions* Table 34. Low-power mode wakeup timings | Symbol | Parameter | Тур @ | V <sub>DDA</sub> | Max | Unit | |----------------------|------------------------|-----------------|------------------|-----|-------| | | raiametei | = 1.8 V | = 3.3 V | | Oilit | | t <sub>WUSTOP</sub> | Wakeup from Stop mode | 3.5 | 2.8 | 5.3 | μs | | t <sub>WUSLEEP</sub> | Wakeup from Sleep mode | 4 SYSCLK cycles | | - | μs | #### 6.3.6 External clock source characteristics ## High-speed external user clock generated from an external source In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in *Section 6.3.13*. However, the recommended clock input waveform is shown in *Figure 14*: *High-speed external clock source AC timing diagram*. Table 35. High-speed external user clock characteristics | Symbol | Parameter <sup>(1)</sup> | Min | Тур | Max | Unit | |---------------------------|--------------------------------------|------------------------|-----|------------------------|------| | f <sub>HSE_ext</sub> | User external clock source frequency | - | 8 | 32 | MHz | | V <sub>HSEH</sub> | OSC_IN input pin high level voltage | 0.7 V <sub>DDIOx</sub> | - | $V_{DDIOx}$ | V | | V <sub>HSEL</sub> | OSC_IN input pin low level voltage | V <sub>SS</sub> | - | 0.3 V <sub>DDIOx</sub> | V | | t <sub>w(HSEH)</sub> | OSC_IN high or low time | 15 | - | - | ns | | $t_{r(HSE)}$ $t_{f(HSE)}$ | OSC_IN rise or fall time | - | - | 20 | 113 | <sup>1.</sup> Guaranteed by design, not tested in production. Figure 14. High-speed external clock source AC timing diagram ## Low-speed external user clock generated from an external source In bypass mode the LSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in *Section 6.3.13*. However, the recommended clock input waveform is shown in *Figure 15*. Table 36. Low-speed external user clock characteristics | · · · · · · · · · · · · · · · · · · · | | | | | | | | | |------------------------------------------------------------------------|---------------------------------------|------------------------|--------|------------------------|------|--|--|--| | Symbol | Parameter <sup>(1)</sup> | Min | Тур | Max | Unit | | | | | f <sub>LSE_ext</sub> | User external clock source frequency | - | 32.768 | 1000 | kHz | | | | | $V_{LSEH}$ | OSC32_IN input pin high level voltage | 0.7 V <sub>DDIOx</sub> | - | V <sub>DDIOx</sub> | V | | | | | $V_{LSEL}$ | OSC32_IN input pin low level voltage | V <sub>SS</sub> | - | 0.3 V <sub>DDIOx</sub> | V | | | | | $\begin{matrix} t_{w(\text{LSEH})} \\ t_{w(\text{LSEL})} \end{matrix}$ | OSC32_IN high or low time | 450 | - | - | ns | | | | | $t_{r(LSE)} \ t_{f(LSE)}$ | OSC32_IN rise or fall time | - | - | 50 | 113 | | | | <sup>1.</sup> Guaranteed by design, not tested in production. Figure 15. Low-speed external clock source AC timing diagram #### High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 32 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 37*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Symbol | Parameter | Conditions <sup>(1)</sup> | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit | |-------------------------------------|-----------------------------|--------------------------------------------------------------|--------------------|-----|--------------------|------| | f <sub>OSC_IN</sub> | Oscillator frequency | | 4 | 8 | 32 | MHz | | $R_{F}$ | Feedback resistor | | - | 200 | - | kΩ | | | | During startup <sup>(3)</sup> | - | | 8.5 | | | | | $V_{DD}$ = 1.8 V,<br>Rm = 30 $\Omega$ ,<br>CL = 10 pF@8 MHz | - | 0.4 | - | | | | HSE current consumption | $V_{DD}$ = 1.8 V,<br>Rm = 45 $\Omega$ ,<br>CL = 10 pF@8 MHz | - | 0.5 | - | | | I <sub>DD</sub> | | $V_{DD}$ = 1.8 V,<br>Rm = 30 $\Omega$ ,<br>CL = 5 pF@32 MHz | - | 0.8 | - | mA | | | | $V_{DD}$ = 1.8 V,<br>Rm = 30 $\Omega$ ,<br>CL = 10 pF@32 MHz | - | 1 | - | | | | | $V_{DD}$ = 1.8 V,<br>Rm = 30 $\Omega$ ,<br>CL = 20 pF@32 MHz | - | 1.5 | - | | | 9 <sub>m</sub> | Oscillator transconductance | Startup | 10 | - | - | mA/V | | t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time | V <sub>DD</sub> is stabilized | - | 2 | - | ms | Table 37. HSE oscillator characteristics For $C_{L1}$ and $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 20 pF range (Typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 16*). $C_{L1}$ and $C_{L2}$ are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing $C_{L1}$ and $C_{L2}$ . Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. <sup>1.</sup> Resonator characteristics given by the crystal/ceramic resonator manufacturer. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> This consumption level occurs during the first 2/3 of the $t_{\text{SU(HSE)}}$ startup time <sup>4.</sup> t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer Resonator with integrated capacitors CL1 OSC\_IN Bias controlled gain OSC\_OUT MS19876V1 Figure 16. Typical application with an 8 MHz crystal 1. $R_{\mbox{\scriptsize EXT}}$ value depends on the crystal characteristics. DocID026006 Rev 2 #### Low-speed external clock generated from a crystal resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 38*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). Table 38. LSE oscillator characteristics ( $f_{LSE} = 32.768 \text{ kHz}$ ) | Symbol | Parameter | Conditions <sup>(1)</sup> | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit | | |--------------------------|--------------------------------|-------------------------------------------------|--------------------|-----|--------------------|------|--| | | | LSEDRV[1:0]=00 lower driving capability | - | 0.5 | 0.9 | | | | | LSE ourrent consumption | LSEDRV[1:0]= 01 medium low driving capability | - | - | 1 | | | | I <sub>DD</sub> | LSE current consumption | LSEDRV[1:0] = 10 medium high driving capability | - | - | 1.3 | μΑ | | | | | LSEDRV[1:0]=11 higher driving capability | - | - | 1.6 | | | | 9 <sub>m</sub> | Oscillator<br>transconductance | LSEDRV[1:0]=00 lower driving capability | 5 | - | - | | | | | | LSEDRV[1:0]= 01 medium low driving capability | 8 | - | - | μΑ/V | | | | | LSEDRV[1:0] = 10 medium high driving capability | 15 | - | - | μΑνν | | | | | LSEDRV[1:0]=11 higher driving capability | 25 | - | - | | | | t <sub>SU(LSE)</sub> (3) | Startup time | V <sub>DDIOx</sub> is stabilized | - | 2 | - | s | | Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers". Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer Figure 17. Typical application with a 32.768 kHz crystal Note: An external resistor is not required between OSC32\_IN and OSC32\_OUT and it is forbidden to add one. #### 6.3.7 Internal clock source characteristics The parameters given in *Table 39* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*. The provided curves are characterization results, not tested in production. ### High-speed internal (HSI) RC oscillator Table 39. HSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|----------------------------------|--------------------------------|---------------------|-----|--------------------|------| | f <sub>HSI</sub> | Frequency | | - | 8 | - | MHz | | TRIM | HSI user trimming step | | - | - | 1 <sup>(2)</sup> | % | | DuCy <sub>(HSI)</sub> | Duty cycle | | 45 <sup>(2)</sup> | - | 55 <sup>(2)</sup> | % | | | | T <sub>A</sub> = -40 to 105 °C | -3.8 <sup>(3)</sup> | - | 4.6 <sup>(3)</sup> | % | | 400 | Accuracy of the HSI | T <sub>A</sub> = -10 to 85 °C | -2.9 <sup>(3)</sup> | - | 2.9 <sup>(3)</sup> | % | | ACC <sub>HSI</sub> | oscillator (factory calibrated) | T <sub>A</sub> = 0 to 70 °C | -2.3 <sup>(3)</sup> | - | 2.2 <sup>(3)</sup> | % | | | | T <sub>A</sub> = 25 °C | -1 | - | 1 | % | | t <sub>su(HSI)</sub> | HSI oscillator startup time | | 1 <sup>(2)</sup> | - | 2 <sup>(2)</sup> | μs | | I <sub>DDA(HSI)</sub> | HSI oscillator power consumption | | - | 80 | 100 <sup>(2)</sup> | μΑ | - 1. $V_{DDA}$ = 3.3 V, $T_A$ = -40 to 105 °C unless otherwise specified. - 2. Guaranteed by design, not tested in production. - 3. Data based on characterization results, not tested in production. Figure 18. HSI oscillator accuracy characterization results MAX - MIN $T_A[^{\circ}C]$ 100 120 -20 0 20 40 60 80 -1% -2% -3% -4% MS30985V3 ## High-speed internal 14 MHz (HSI14) RC oscillator (dedicated to ADC) Table 40. HSI14 oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------|-------------------------------------------------------|----------------------------------------------|---------------------|-----|--------------------|------| | f <sub>HSI14</sub> | Frequency | | - | 14 | - | MHz | | TRIM | HSI14 user-trimming step | | - | - | 1 <sup>(2)</sup> | % | | DuCy <sub>(HSI14)</sub> | Duty cycle | | 45 <sup>(2)</sup> | - | 55 <sup>(2)</sup> | % | | | Accuracy of the HSI14 oscillator (factory calibrated) | $T_A = -40 \text{ to } 105 ^{\circ}\text{C}$ | -4.2 <sup>(3)</sup> | - | 5.1 <sup>(3)</sup> | % | | ACC | | T <sub>A</sub> = -10 to 85 °C | -3.2 <sup>(3)</sup> | - | 3.1 <sup>(3)</sup> | % | | ACC <sub>HSI14</sub> | | T <sub>A</sub> = 0 to 70 °C | -2.5 <sup>(3)</sup> | - | 2.3 <sup>(3)</sup> | % | | | | T <sub>A</sub> = 25 °C | -1 | - | 1 | % | | t <sub>su(HSI14)</sub> | HSI14 oscillator startup time | | 1 <sup>(2)</sup> | - | 2 <sup>(2)</sup> | μs | | I <sub>DDA(HSI14)</sub> | HSI14 oscillator power consumption | | - | 100 | 150 <sup>(2)</sup> | μΑ | <sup>1.</sup> $V_{DDA}$ = 3.3 V, $T_{A}$ = -40 to 105 °C unless otherwise specified. Figure 19. HSI14 oscillator accuracy characterization results <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> Data based on characterization results, not tested in production. ## High-speed internal 48 MHz (HSI48) RC oscillator Table 41. HSI48 oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------|-------------------------------------------------------|----------------------------------------------|---------------------|------|--------------------|------| | f <sub>HSI48</sub> | Frequency | | - | 48 | - | MHz | | TRIM | HSI48 user-trimming step | | 0.09 <sup>(2)</sup> | 0.14 | 0.2 <sup>(2)</sup> | % | | DuCy <sub>(HSI48)</sub> | Duty cycle | | 45 <sup>(2)</sup> | - | 55 <sup>(2)</sup> | % | | | Accuracy of the HSI48 oscillator (factory calibrated) | $T_A = -40 \text{ to } 105 ^{\circ}\text{C}$ | -4.9 <sup>(3)</sup> | - | 4.7 <sup>(3)</sup> | % | | ACC | | T <sub>A</sub> = -10 to 85 °C | -4.1 <sup>(3)</sup> | - | 3.7 <sup>(3)</sup> | % | | ACC <sub>HSI48</sub> | | T <sub>A</sub> = 0 to 70 °C | -3.8 <sup>(3)</sup> | - | 3.4 <sup>(3)</sup> | % | | | | T <sub>A</sub> = 25 °C | -2.8 | - | 2.9 | % | | t <sub>su(HSI48)</sub> | HSI48 oscillator startup time | | - | - | 6 <sup>(2)</sup> | μs | | I <sub>DDA(HSI48)</sub> | HSI48 oscillator power consumption | | - | 312 | 350 <sup>(2)</sup> | μΑ | - 1. $V_{DDA}$ = 3.3 V, $T_{A}$ = -40 to 105 °C unless otherwise specified. - 2. Guaranteed by design, not tested in production. - 3. Data based on characterization results, not tested in production. Figure 20. HSI48 oscillator accuracy characterization results ## Low-speed internal (LSI) RC oscillator Table 42. LSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------------------------|----------------------------------|-----|------|-----|------| | f <sub>LSI</sub> | Frequency | 30 | 40 | 50 | kHz | | t <sub>su(LSI)</sub> <sup>(2)</sup> | LSI oscillator startup time | - | - | 85 | μs | | I <sub>DDA(LSI)</sub> <sup>(2)</sup> | LSI oscillator power consumption | - | 0.75 | 1.2 | μΑ | <sup>1.</sup> $V_{DDA}$ = 3.3 V, $T_{A}$ = -40 to 105 °C unless otherwise specified. ### 6.3.8 PLL characteristics The parameters given in *Table 43* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*. Table 43. PLL characteristics | Symbol | Parameter | | Unit | | | |-----------------------|--------------------------------|-------------------|------|--------------------|-------| | | | Min | Тур | Max | Oille | | f <sub>PLL_IN</sub> | PLL input clock <sup>(1)</sup> | 1 <sup>(2)</sup> | 8.0 | 24 <sup>(2)</sup> | MHz | | | PLL input clock duty cycle | 40 <sup>(2)</sup> | - | 60 <sup>(2)</sup> | % | | f <sub>PLL_OUT</sub> | PLL multiplier output clock | 16 <sup>(2)</sup> | - | 48 | MHz | | t <sub>LOCK</sub> | PLL lock time | - | - | 200 <sup>(2)</sup> | μs | | Jitter <sub>PLL</sub> | Cycle-to-cycle jitter | - | - | 300 <sup>(2)</sup> | ps | <sup>1.</sup> Take care to use the appropriate multiplier factors to obtain PLL input clock values compatible with the range defined by $f_{\text{PLL OUT}}$ . <sup>2.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> Guaranteed by design, not tested in production. ## 6.3.9 Memory characteristics ## Flash memory The characteristics are given at $T_A = -40$ to 105 °C unless otherwise specified. Table 44. Flash memory characteristics | Symbol | Parameter | Conditions | Min | Тур | Max <sup>(1)</sup> | Unit | |--------------------|-------------------------|-----------------------------------------------|-----|------|--------------------|------| | t <sub>prog</sub> | 16-bit programming time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 40 | 53.5 | 60 | μs | | t <sub>ERASE</sub> | Page (2 KB) erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | - | 40 | ms | | t <sub>ME</sub> | Mass erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | - | 40 | ms | | | l Complex sourcest | Write mode | - | - | 10 | mA | | IDD | Supply current | Erase mode | - | - | 12 | mA | <sup>1.</sup> Guaranteed by design, not tested in production. Table 45. Flash memory endurance and data retention | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Unit | |------------------|----------------|-----------------------------------------------------|--------------------|---------| | N <sub>END</sub> | Endurance | T <sub>A</sub> = -40 to +105 °C | 10 | kcycles | | | | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 30 | | | t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 10 | Years | | | | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 55 °C | 20 | | <sup>1.</sup> Data based on characterization results, not tested in production. ### 6.3.10 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. ### Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - **Electrostatic discharge (ESD)** (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in *Table 46*. They are based on the EMS levels and classes defined in application note AN1709. <sup>2.</sup> Cycling performed over the whole temperature range. | Table 40. Line characteristics | | | | | | | | | |--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------|--|--|--|--|--| | Symbol | Parameter | Conditions | Level/<br>Class | | | | | | | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | $V_{DD}$ = 1.8 V, LQFP100, $T_A$ = +25 °C, $f_{HCLK}$ = 48 MHz, conforming to IEC 61000-4-2 | 2B | | | | | | | V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD}$ = 1.8 V, LQFP100, $T_A$ = +25°C, $f_{HCLK}$ = 48 MHz, conforming to IEC 61000-4-4 | 4B | | | | | | Table 46. EMS characteristics ### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. #### Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) #### Prequalification trials Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). #### Electromagnetic Interference (EMI) The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading. | | | I able 77. LIVII | Characteristics | | | |------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------|------| | Symbol | Parameter | Conditions | Monitored | Max vs. [f <sub>HSE</sub> /f <sub>HCLK</sub> ] | Unit | | | i arameter | frequency band | | 8/48 MHz | | | | | Peak level $V_{DD} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}$ $V_{A} = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}$ $V_{A} = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A = 25 \text{ °C}, -100 \text{ LQFP} = 1.8 \text{ V}, T_A $ | 0.1 to 30 MHz | 2 | | | | Dook lovel | | 30 to 130 MHz | 21 | dΒμV | | S <sub>EMI</sub> | Feak level | | 130 MHz to 1 GHz | 15 | | | | | | EMI Level | 4 | - | Table 47. EMI characteristics ## 6.3.11 Electrical sensitivity characteristics Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. ### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard. Maximum **Symbol Conditions Packages** Class Unit **Ratings** value<sup>(1)</sup> Electrostatic discharge voltage $T_A = +25 \,^{\circ}C$ , conforming ΑII V<sub>ESD(HBM)</sub> 2 2000 V (human body model) to JESD22-A114 WLCSP49 C3 250 $T_A = +25$ °C, conforming Electrostatic discharge voltage ٧ V<sub>ESD(CDM)</sub> (charge device model) to ANSI/ESD STM5.3.1 All others C4 500 Table 48. ESD absolute maximum ratings #### Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin. - A current injection is applied to each input, output and configurable I/O pin. These tests are compliant with EIA/JESD 78A IC latch-up standard. Table 49. Electrical sensitivities | Symbol | Parameter | Conditions | Class | |--------|-----------------------|------------------------------------------------|------------| | LU | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78A | II level A | ## 6.3.12 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DDIOx}$ (for standard, 3.3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. <sup>1.</sup> Data based on characterization results, not tested in production. ## Functional susceptibility to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of the -5 $\mu$ A/+0 $\mu$ A range) or other functional failure (for example reset occurrence or oscillator frequency deviation). The characterization results are given in *Table 50*. Negative induced leakage current is caused by negative injection and positive induced leakage current is caused by positive injection. | Symbol | Description | | tional<br>otibility | Unit | |------------------|------------------------------------------------------------------------------------------------------|--------------------|---------------------|-------| | | Description | Negative injection | Positive injection | Oille | | | Injected current on BOOT0 and PF1 pins | -0 | NA | | | | Injected current on PC0 pin | -0 | +5 | | | I <sub>INJ</sub> | Injected current on PA11 and PA12 pins with induced leakage current on adjacent pins less than -1 mA | -5 | NA | mA | | | Injected current on all other FT and FTf pins, and on POR pin | <b>-</b> 5 | NA | | | | Injected current on all other TTa, TC and RST pins | <b>-</b> 5 | +5 | | Table 50. I/O current injection susceptibility ## 6.3.13 I/O port characteristics #### General input/output characteristics Unless otherwise specified, the parameters given in *Table 51* are derived from tests performed under the conditions summarized in *Table 24: General operating conditions*. All I/Os are designed as CMOS- and TTL-compliant (except BOOT0). | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|-------------------------|------------------------------|-----|-----|----------------------------------------------|------| | | | TC and TTa I/O | - | - | 0.3 V <sub>DDIOx</sub> +0.07 <sup>(1)</sup> | | | | L out lovel input | FT and FTf I/O | - | - | 0.475 V <sub>DDIOx</sub> -0.2 <sup>(1)</sup> | | | V <sub>IL</sub> | Low level input voltage | воото | - | - | 0.3 V <sub>DDIOx</sub> -0.3 <sup>(1)</sup> | V | | | _ | All I/Os except<br>BOOT0 pin | - | - | 0.3 V <sub>DDIOx</sub> | | Table 51. I/O static characteristics Table 51. I/O static characteristics (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------|--------------------|-------|------| | | | TC and TTa I/O | 0.445 V <sub>DDIOx</sub> +0.398 <sup>(1)</sup> | - | - | | | | Lligh lovel input | FT and FTf I/O | 0.5 V <sub>DDIOx</sub> +0.2 <sup>(1)</sup> | - | - | | | V <sub>IH</sub> | High level input voltage | воото | 0.2 V <sub>DDIOx</sub> +0.95 <sup>(1)</sup> | - | - | V | | | | All I/Os except<br>BOOT0 pin | 0.7 V <sub>DDIOx</sub> | - | - | | | | | TC and TTa I/O | - | 200 <sup>(1)</sup> | - | | | V <sub>hys</sub> | Schmitt trigger hysteresis | FT and FTf I/O | - | 100 <sup>(1)</sup> | - | mV | | | , injector conc | воото | - | 300 <sup>(1)</sup> | - | | | | Input leakage current <sup>(2)</sup> | TC, FT and FTf I/O TTa in digital mode $V_{SS} \le V_{IN} \le V_{DDIOx}$ | - | - | ± 0.1 | | | l <sub>lkg</sub> | | | - | - | 1 | μA | | - | Current | $\begin{tabular}{lll} TTa in analog mode \\ V_{SS} \le V_{IN} \le V_{DDA} \end{tabular}$ | - | - | ± 0.2 | | | | | FT and FTf I/O $^{(3)}$ $V_{DDIOx} \le V_{IN} \le 5 \text{ V}$ | - | - | 10 | | | R <sub>PU</sub> | Weak pull-up<br>equivalent resistor<br>(4) | $V_{IN} = V_{SS}$ | 25 | 40 | 55 | kΩ | | R <sub>PD</sub> | Weak pull-down<br>equivalent<br>resistor <sup>(4)</sup> | $V_{IN} = V_{DDIOx}$ | 25 | 40 | 55 | kΩ | | C <sub>IO</sub> | I/O pin capacitance | | - | 5 | - | pF | <sup>1.</sup> Data based on design simulation only. Not tested in production. The leakage could be higher than the maximum value, if negative current is injected on adjacent pins. Refer to Table 50: I/O current injection susceptibility. <sup>3.</sup> To sustain a voltage higher than $V_{DDIOx}$ + 0.3 V, the internal pull-up/pull-down resistors must be disabled. <sup>4.</sup> Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This PMOS/NMOS contribution to the series resistance is minimal (~10% order). All I/Os are CMOS- and TTL-compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements is shown in *Figure 21* for standard I/Os, and in *Figure 22* for 5 V tolerant I/Os. The following curves are design simulation results, not tested in production. Figure 21. TC and TTa I/O input characteristics Figure 22. Five volt tolerant (FT and FTf) I/O input characteristics ## **Output driving current** The GPIOs (general purpose input/outputs) can sink or source up to +/-8 mA, and sink or source up to +/- 20 mA (with a relaxed $V_{OL}/V_{OH}$ ). In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 6.2*: - The sum of the currents sourced by all the I/Os on V<sub>DDIOx</sub>, plus the maximum consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating ΣI<sub>VDD</sub> (see *Table 21: Voltage characteristics*). - The sum of the currents sunk by all the I/Os on V<sub>SS</sub>, plus the maximum consumption of the MCU sunk on V<sub>SS</sub>, cannot exceed the absolute maximum rating ΣI<sub>VSS</sub> (see Table 21: Voltage characteristics). ## **Output voltage levels** Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*. All I/Os are CMOS- and TTL-compliant (FT, TTa or TC unless otherwise specified). Table 52. Output voltage characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------------|---------------------------------------------------------|------------------------------------------------------------|-------------------------|-----|------| | V <sub>OL</sub> | Output low level voltage for an I/O pin | CMOS port <sup>(2)</sup> | - | 0.4 | | | V <sub>OH</sub> | Output high level voltage for an I/O pin | $ I_{IO} = 8 \text{ mA}$ $V_{DDIOx} \ge 2.7 \text{ V}$ | V <sub>DDIOx</sub> -0.4 | - | V | | V <sub>OL</sub> | Output low level voltage for an I/O pin | TTL port <sup>(2)</sup> | - | 0.4 | | | V <sub>OH</sub> | Output high level voltage for an I/O pin | $ I_{IO} = 8 \text{ mA}$<br>$V_{DDIOx} \ge 2.7 \text{ V}$ | 2.4 | - | V | | V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = 20 mA | - | 1.3 | V | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | $V_{DDIOx} \ge 2.7 \text{ V}$ | V <sub>DDIOx</sub> -1.3 | - | ' | | V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = 6 mA | - | 0.4 | V | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | $V_{DDIOx} \ge 2 V$ | V <sub>DDIOx</sub> -0.4 | - | ] | | V <sub>OL</sub> <sup>(4)</sup> | Output low level voltage for an I/O pin | II 1 = 4 m A | - | 0.4 | V | | V <sub>OH</sub> <sup>(4)</sup> | Output high level voltage for an I/O pin | I <sub>IO</sub> = 4 mA | V <sub>DDIOx</sub> -0.4 | - | V | | V <sub>OLFm+</sub> (3) | Output low level voltage for an FTf I/O pin in Fm+ mode | $ I_{IO} $ = 20 mA<br>$V_{DDIOx} \ge 2.7 \text{ V}$ | - | 0.4 | V | | | i iii iiiode | I <sub>IO</sub> = 10 mA | - | 0.4 | V | The I<sub>IO</sub> current sourced or sunk by the device must always respect the absolute maximum rating specified in *Table 21: Voltage characteristics*, and the sum of the currents sourced or sunk by all the I/Os (I/O ports and control pins) must always respect the absolute maximum ratings ΣI<sub>IO</sub>. <sup>2.</sup> TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52. <sup>3.</sup> Data based on characterization results. Not tested in production. <sup>4.</sup> Data based on characterization results. Not tested in production. ## Input/output AC characteristics The definition and values of input/output AC characteristics are given in *Figure 23* and *Table 53*, respectively. Unless otherwise specified, the parameters given are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*. Table 53. I/O AC characteristics<sup>(1)(2)</sup> | OSPEEDRy<br>[1:0] value <sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | | | | | | | | |----------------------------------------|-------------------------|----------------------------------|-------------------------------------------------------------------------|-------------|-------------|-------------|-------------|------------|------------------|--------------------------------------------------------|---|----|-------| | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | | - | 2 | MHz | | | | | | | | | | t <sub>f(IO)out</sub> | Output fall time | $C_L = 50 \text{ pF}, V_{DDIOx} \ge 2 \text{ V}$ | - | 125 | ns | | | | | | | | | x0 | t <sub>r(IO)out</sub> | Output rise time | | - | 125 | 1115 | | | | | | | | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | | - | 1 | MHz | | | | | | | | | | t <sub>f(IO)out</sub> | Output fall time | $C_L = 50 \text{ pF}, V_{DDIOx} < 2 \text{ V}$ | - | 125 | ne | | | | | | | | | | t <sub>r(IO)out</sub> | Output rise time | | - | 125 | ns | | | | | | | | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | | - | 10 | MHz | | | | | | | | | 01 | t <sub>f(IO)out</sub> | Output fall time | $C_L = 50 \text{ pF}, V_{DDIOx} \ge 2 \text{ V}$ | - | 25 | ns | | | | | | | | | | t <sub>r(IO)out</sub> | Output rise time | | | 25 | 1115 | | | | | | | | | 01 | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | | - | 4 | MHz | | | | | | | | | | t <sub>f(IO)out</sub> | Output fall time | C <sub>L</sub> = 50 pF, V <sub>DDIOx</sub> < 2 V | | 62.5 | ns | | | | | | | | | | t <sub>r(IO)out</sub> | Output rise time | | - | 62.5 | 1115 | | | | | | | | | | | C <sub>L</sub> = | $C_L = 30 \text{ pF}, V_{DDIOx} \ge 2.7 \text{ V}$ | - | 50 | | | | | | | | | | | f | Maximum frequency <sup>(3)</sup> | $C_L = 50 \text{ pF}, V_{DDIOx} \ge 2.7 \text{ V}$ | - | 30 | MHz | | | | | | | | | | f <sub>max(IO)out</sub> | 'max(IO)out | 'max(IO)out | 'max(IO)out | 'max(IO)out | 'max(IO)out | 'max(IO)out | max(IO)out | waximum nequency | $C_L$ = 50 pF, 2 V $\leq$ V <sub>DDIOx</sub> $<$ 2.7 V | - | 20 | IVITZ | | | | | C <sub>L</sub> = 50 pF, V <sub>DDIOx</sub> < 2 V | - | 10 | | | | | | | | | | | | | $C_L = 30 \text{ pF}, V_{DDIOx} \ge 2.7 \text{ V}$ | - | 5 | | | | | | | | | | 11 | + | Output fall time | $C_L = 50 \text{ pF}, V_{DDIOx} \ge 2.7 \text{ V}$ | - | 8 | | | | | | | | | | " | t <sub>f(IO)out</sub> | Output fail time | $C_L = 50 \text{ pF}, 2 \text{ V} \le \text{V}_{DDIOX} < 2.7 \text{ V}$ | - | 12 | | | | | | | | | | | | | C <sub>L</sub> = 50 pF, V <sub>DDIOx</sub> < 2 V | - | 25 | ns | | | | | | | | | | | | $C_L = 30 \text{ pF}, V_{DDIOx} \ge 2.7 \text{ V}$ | - | 5 | ] 118 | | | | | | | | | | t | Output rise time | $C_L$ = 50 pF, $V_{DDIOx} \ge 2.7 \text{ V}$ | - | 8 | | | | | | | | | | | t <sub>r(IO)out</sub> | Output fise time | $C_L$ = 50 pF, 2 V $\leq$ V <sub>DDIOX</sub> $<$ 2.7 V | | 12 | | | | | | | | | | | | | C <sub>L</sub> = 50 pF, V <sub>DDIOx</sub> < 2 V | - | 25 | | | | | | | | | | OSPEEDRy<br>[1:0] value <sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------------------------------|-------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------|-----|-----|------| | Fm+ | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | $C_L$ = 50 pF, $V_{DDIOx} \ge 2 V$<br>$C_L$ = 50 pF, $V_{DDIOx} < 2 V$ | | 2 | MHz | | | t <sub>f(IO)out</sub> | Output fall time | | | 12 | ns | | | t <sub>r(IO)out</sub> | Output rise time | | | 34 | 115 | | (4) | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | | | 0.5 | MHz | | | t <sub>f(IO)out</sub> | Output fall time | | | 16 | ne | | | t <sub>r(IO)out</sub> | Output rise time | | | 44 | ns | | | t <sub>EXTIpw</sub> | Pulse width of external signals detected by the EXTI controller | | 10 | - | ns | Table 53. I/O AC characteristics<sup>(1)(2)</sup> (continued) - The I/O speed is configured using the OSPEEDRx[1:0] bits. Refer to the STM32F0xxxx RM0091 reference manual for a description of GPIO Port configuration register. - 2. Guaranteed by design, not tested in production. - 3. The maximum frequency is defined in Figure 23. - When Fm+ configuration is set, the I/O speed control is bypassed. Refer to the STM32F0xxxx reference manual RM0091 for a detailed description of Fm+ I/O configuration. Figure 23. I/O AC characteristics definition ## 6.3.14 NRST and NPOR pin characteristics ## **NRST** pin characteristics The NRST pin input driver uses the CMOS technology. It is connected to a permanent pull-up resistor, $R_{\text{PU}}$ . Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|-------------------------------------------------|-------------------|---------------------------------------------|-----|------------------------------------------|------| | V <sub>IL(NRST)</sub> | NRST input low level voltage | | - | - | 0.3 V <sub>DD</sub> +0.07 <sup>(1)</sup> | V | | V <sub>IH(NRST)</sub> | NRST input high level voltage | | 0.445 V <sub>DD</sub> +0.398 <sup>(1)</sup> | - | - | ٧ | | V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | | - | 200 | - | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 25 | 40 | 55 | kΩ | | V <sub>F(NRST)</sub> | NRST input filtered pulse | | - | - | 100 <sup>(1)</sup> | ns | | V <sub>NF(NRST)</sub> | NRST input not filtered pulse | | 700 <sup>(1)</sup> | - | - | ns | Table 54. NRST pin characteristics - 1. Data based on design simulation only. Not tested in production. - 2. The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimal (~10% order). Figure 24. Recommended NRST pin protection - 1. The external capacitor protects the device against parasitic resets. - 2. The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in *Table 54: NRST pin characteristics*. Otherwise the reset will not be taken into account by the device. #### **NPOR** pin characteristics The NPOR pin input driver uses the CMOS technology. It is connected to a permanent pull-up resistor to the $V_{DDA},\,R_{PU}.$ Unless otherwise specified, the parameters given in *Table 55* below are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|-------------------------------|------------|-------------------------------------------|-----|---------------------------------------------|------| | V <sub>IL(NPOR)</sub> | NPOR Input low level voltage | | - | | 0.475 V <sub>DDA</sub> - 0.2 <sup>(1)</sup> | | | V <sub>IH(NPOR)</sub> | NPOR Input high level voltage | | 0.5 V <sub>DDA</sub> + 0.2 <sup>(1)</sup> | | - | V | Table 55. NPOR pin characteristics | Table 55. NPOR pin characteristics (continued) | Table 55, NPOF | R pin characteristics | (continued) | |------------------------------------------------|----------------|-----------------------|-------------| |------------------------------------------------|----------------|-----------------------|-------------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|-------------------------------------------------|-------------------|-----|--------------------|-----|------| | V <sub>hys(NPOR)</sub> | NPOR Schmitt trigger voltage hysteresis | | - | 100 <sup>(1)</sup> | - | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 25 | 40 | 55 | kΩ | <sup>1.</sup> Guaranteed by design, not tested in production. ### 6.3.15 12-bit ADC characteristics Unless otherwise specified, the parameters given in *Table 56* are preliminary values derived from tests performed under ambient temperature, $f_{PCLK}$ frequency and $V_{DDA}$ supply voltage conditions summarized in *Table 24: General operating conditions*. Note: It is recommended to perform a calibration after each power-up. Table 56. ADC characteristics | Symbol | Parameter | Conditions Min Typ I | | Max | Unit | | |-------------------------------------------------------------------|-----------------------------------------------|--------------------------------------------|---------------------------------------------------|-----|---------------------------------------------------|----------------------------| | V <sub>DDA</sub> | Analog supply voltage for ADC ON | | 2.4 | - | 3.6 | V | | I <sub>DDA (ADC)</sub> | Current consumption of the ADC <sup>(1)</sup> | V <sub>DD</sub> = V <sub>DDA</sub> = 3.3 V | - | 0.9 | - | mA | | f <sub>ADC</sub> | ADC clock frequency | | 0.6 | - | 14 | MHz | | f <sub>S</sub> <sup>(2)</sup> | Sampling rate | | 0.05 | - | 1 | MHz | | f <sub>TRIG</sub> <sup>(2)</sup> | External trigger frequency | f <sub>ADC</sub> = 14 MHz | - | - | 823 | kHz | | TRIG` ′ | External trigger frequency | | - | - | 17 | 1/f <sub>ADC</sub> | | V <sub>AIN</sub> | Conversion voltage range | | 0 | - | $V_{DDA}$ | V | | R <sub>AIN</sub> <sup>(2)</sup> | External input impedance | See Equation 1 and Table 57 for details | - | - | 50 | kΩ | | R <sub>ADC</sub> <sup>(2)</sup> | Sampling switch resistance | | - | - | 1 | kΩ | | C <sub>ADC</sub> <sup>(2)</sup> | Internal sample and hold capacitor | | - | - | 8 | pF | | <b>,</b> (2) | Calibration time | f <sub>ADC</sub> = 14 MHz | | 5.9 | | μs | | t <sub>CAL</sub> <sup>(2)</sup> | Calibration time | | | 83 | | 1/f <sub>ADC</sub> | | | | ADC clock = HSI14 | 1.5 ADC<br>cycles + 2<br>f <sub>PCLK</sub> cycles | - | 1.5 ADC<br>cycles + 3<br>f <sub>PCLK</sub> cycles | | | W <sub>LATENCY</sub> <sup>(2)</sup> ADC_DR register write latency | | ADC clock = PCLK/2 | - | 4.5 | - | f <sub>PCLK</sub><br>cycle | | | | ADC clock = PCLK/4 | - | 8.5 | - | f <sub>PCLK</sub><br>cycle | The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimal (~10% order). | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | |-----------------------------------------------------------|----------------------------------|------------------------------------------------|-----------------------------------------------|-------|-------|----------------------|--|--| | | | $f_{ADC} = f_{PCLK}/2 = 14 \text{ MHz}$ | | 0.196 | | μs | | | | | | $f_{ADC} = f_{PCLK}/2$ | | 5.5 | | 1/f <sub>PCLK</sub> | | | | t <sub>latr</sub> <sup>(2)</sup> Trigger conversion later | Trigger conversion latency | $f_{ADC} = f_{PCLK}/4 = 12 \text{ MHz}$ | $f_{ADC} = f_{PCLK}/4 = 12 \text{ MHz}$ 0.219 | | | | | | | | | f <sub>ADC</sub> = f <sub>PCLK</sub> /4 | | 10.5 | | 1/f <sub>PCLK</sub> | | | | | | f <sub>ADC</sub> = f <sub>HSI14</sub> = 14 MHz | 0.188 | - | 0.259 | μs | | | | Jitter <sub>ADC</sub> | ADC jitter on trigger conversion | f <sub>ADC</sub> = f <sub>HSI14</sub> | - | 1 | - | 1/f <sub>HSI14</sub> | | | | t <sub>S</sub> (2) | Sampling time | f <sub>ADC</sub> = 14 MHz | 0.107 | - | 17.1 | μs | | | | is' / | Sampling time | | 1.5 | - | 239.5 | 1/f <sub>ADC</sub> | | | | t <sub>STAB</sub> <sup>(2)</sup> | Power-up time | | 0 | 0 | 1 | μs | | | | | Total conversion time | f <sub>ADC</sub> = 14 MHz | 1 | - | 18 | μs | | | | t <sub>CONV</sub> <sup>(2)</sup> | (including sampling time) | | 14 to 252 (t <sub>S</sub> fo successive app | - | - | 1/f <sub>ADC</sub> | | | Table 56. ADC characteristics (continued) $$\begin{aligned} & \textbf{Equation 1: R_{AIN} max formula} \\ & R_{AIN} < \frac{T_S}{f_{ADC} \times C_{ADC} \times ln(2^{N+2})} - R_{ADC} \end{aligned}$$ The formula above (Equation 1) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution). | TUK. | TO OT. TO MAKE TO TADE 14 III | · · · · · · · · · · · · · · · · · · · | |-------------------------|-------------------------------|---------------------------------------| | T <sub>s</sub> (cycles) | t <sub>S</sub> (μs) | $R_{AIN}$ max $(k\Omega)^{(1)}$ | | 1.5 | 0.11 | 0.4 | | 7.5 | 0.54 | 5.9 | | 13.5 | 0.96 | 11.4 | | 28.5 | 2.04 | 25.2 | | 41.5 | 2.96 | 37.2 | | 55.5 | 3.96 | 50 | | 71.5 | 5.11 | NA | | 239.5 | 17.1 | NA | | | | | Table 57. $R_{AIN}$ max for $f_{ADC}$ = 14 MHz <sup>1.</sup> During conversion of the sampled value (12.5 x ADC clock period), an additional consumption of 100 $\mu$ A on I<sub>DD</sub> should be taken into account. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>1.</sup> Guaranteed by design, not tested in production. Table 58. ADC accuracy<sup>(1)(2)(3)</sup> | Symbol | Parameter | Test conditions | Тур | Max <sup>(4)</sup> | Unit | |--------|------------------------------|----------------------------------------------------------------------------------------------|------|--------------------|------| | ET | Total unadjusted error | | ±1.3 | ±2 | | | EO | Offset error | f <sub>PCLK</sub> = 48 MHz, | ±1 | ±1.5 | | | EG | Gain error | $f_{ADC}$ = 14 MHz, $R_{AIN}$ < 10 kΩ<br>$V_{DDA}$ = 3 V to 3.6 V | ±0.5 | ±1.5 | LSB | | ED | Differential linearity error | T <sub>A</sub> = 25 °C | ±0.7 | ±1 | | | EL | Integral linearity error | , | ±0.8 | ±1.5 | | | ET | Total unadjusted error | | ±3.3 | ±4 | | | EO | Offset error | f <sub>PCLK</sub> = 48 MHz, | ±1.9 | ±2.8 | | | EG | Gain error | $f_{ADC}$ = 14 MHz, $R_{AIN}$ < 10 kΩ<br>$V_{DDA}$ = 2.7 V to 3.6 V | ±2.8 | ±3 | LSB | | ED | Differential linearity error | $T_A = -40 \text{ to } 105 \text{ °C}$ | ±0.7 | ±1.3 | | | EL | Integral linearity error | | ±1.2 | ±1.7 | | | ET | Total unadjusted error | | ±3.3 | ±4 | | | EO | Offset error | f <sub>PCLK</sub> = 48 MHz, | ±1.9 | ±2.8 | | | EG | Gain error | $f_{ADC}$ = 14 MHz, $R_{AIN}$ < 10 k $\Omega$<br>$V_{DDA}$ = 2.4 V to 3.6 V<br>$T_A$ = 25 °C | ±2.8 | ±3 | LSB | | ED | Differential linearity error | | ±0.7 | ±1.3 | | | EL | Integral linearity error | | ±1.2 | ±1.7 | | <sup>1.</sup> ADC DC accuracy values are measured after internal calibration. ADC Accuracy vs. Negative Injection Current: Injecting negative current on any of the standard (non-robust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 6.3.13 does not affect the ADC accuracy. <sup>3.</sup> Better performance may be achieved in restricted V<sub>DDA</sub>, frequency and temperature ranges. <sup>4.</sup> Data based on characterization results, not tested in production. Figure 25. ADC accuracy characteristics - Refer to Table 56: ADC characteristics for the values of R<sub>AIN</sub>, R<sub>ADC</sub> and C<sub>ADC</sub>. - C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced. ## General PCB design guidelines Power supply decoupling should be performed as shown in *Figure 12: Power supply scheme*. The 10 nF capacitor should be ceramic (good quality) and it should be placed as close as possible to the chip. # 6.3.16 DAC electrical specifications Table 59. DAC characteristics | Symbol | Parameter | Min | Тур | Max | Unit | Comments | |----------------------------------|--------------------------------------------------------------------------------------------------------------|-----|-----|-------------------------|------|------------------------------------------------------------------------------------------------------------------------| | V <sub>DDA</sub> | Analog supply voltage for DAC ON | 2.4 | - | 3.6 | V | | | R <sub>LOAD</sub> <sup>(1)</sup> | Resistive load with buffer ON | 5 | - | - | kΩ | Load is referred to ground | | R <sub>O</sub> <sup>(1)</sup> | Impedance output with buffer OFF | - | - | 15 | kΩ | When the buffer is OFF, the Minimum resistive load between DAC_OUT and $V_{SS}$ to have a 1% accuracy is 1.5 $M\Omega$ | | C <sub>LOAD</sub> <sup>(1)</sup> | Capacitive load | - | - | 50 | pF | Maximum capacitive load at DAC_OUT pin (when the buffer is ON). | | DAC_OUT min <sup>(1)</sup> | Lower DAC_OUT voltage with buffer ON | 0.2 | - | - | V | It gives the maximum output excursion of the DAC. It corresponds to 12-bit input | | DAC_OUT max <sup>(1)</sup> | Higher DAC_OUT voltage with buffer ON | - | - | V <sub>DDA</sub> – 0.2 | ٧ | code (0x0E0) to (0xF1C) at<br>V <sub>DDA</sub> = 3.6 V and (0x155) and<br>(0xEAB) at V <sub>DDA</sub> = 2.4 V | | DAC_OUT min <sup>(1)</sup> | Lower DAC_OUT voltage with buffer OFF | - | 0.5 | - | mV | It gives the maximum output | | DAC_OUT max <sup>(1)</sup> | Higher DAC_OUT voltage with buffer OFF | - | - | V <sub>DDA</sub> – 1LSB | ٧ | excursion of the DAC. | | (1) | DAC DC current | - | - | 380 | μA | With no load, middle code (0x800) on the input | | I <sub>DDA</sub> <sup>(1)</sup> | consumption in quiescent mode <sup>(2)</sup> | - | - | 480 | μA | With no load, worst code (0xF1C) on the input | | DNL <sup>(3)</sup> | Differential non linearity Difference between two | - | - | ±0.5 | LSB | Given for the DAC in 10-bit configuration | | | consecutive code-1LSB) | - | - | ±2 | LSB | Given for the DAC in 12-bit configuration | | | Integral non linearity<br>(difference between | - | - | ±1 | LSB | Given for the DAC in 10-bit configuration | | INL <sup>(3)</sup> | measured value at Code i<br>and the value at Code i on a<br>line drawn between Code 0<br>and last Code 1023) | - | - | ±4 | LSB | Given for the DAC in 12-bit configuration | | | Offset error | - | - | ±10 | mV | | | Offset <sup>(3)</sup> | (difference between measured value at Code | - | - | ±3 | LSB | Given for the DAC in 10-bit at V <sub>DDA</sub> = 3.6 V | | | (0x800) and the ideal value<br>= V <sub>DDA</sub> /2) | - | - | ±12 | LSB | Given for the DAC in 12-bit at V <sub>DDA</sub> = 3.6 V | | Gain error <sup>(3)</sup> | Gain error | - | - | ±0.5 | % | Given for the DAC in 12-bit configuration | | Symbol | Parameter | Min | Тур | Max | Unit | Comments | |----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | t <sub>SETTLING</sub> (3) | Settling time (full scale: for a 10-bit input code transition between the lowest and the highest input codes when DAC_OUT reaches final value ±1LSB | - | 3 | 4 | μs | $C_{LOAD} \le 50$ pF, $R_{LOAD} \ge 5 \text{ k}\Omega$ | | Update rate <sup>(3)</sup> | Max frequency for a correct DAC_OUT change when small variation in the input code (from code i to i+1LSB) | - | - | 1 | MS/s | $C_{LOAD} \leq 50$ pF, $R_{LOAD} \geq 5 \text{ k}\Omega$ | | t <sub>WAKEUP</sub> (3) | Wakeup time from off state<br>(Setting the ENx bit in the<br>DAC Control register) | - | 6.5 | 10 | μs | $\begin{split} C_{LOAD} \leq & \ 50 \ \text{pF, } R_{LOAD} \geq 5 \ \text{k}\Omega \\ \text{input code between lowest and} \\ \text{highest possible ones.} \end{split}$ | | PSRR+ (1) | Power supply rejection ratio (to V <sub>DDA</sub> ) (static DC measurement | - | -67 | -40 | dB | No R <sub>LOAD</sub> , C <sub>LOAD</sub> = 50 pF | Table 59. DAC characteristics (continued) - 1. Guaranteed by design, not tested in production. - 2. The DAC is in "quiescent mode" when it keeps the value steady on the output so no dynamic consumption is involved. - 3. Data based on characterization results, not tested in production. Buffered/Non-buffered DAC Buffer(1) 12-bit digital to analog converter C LOAD ai17157 Figure 27. 12-bit buffered / non-buffered DAC The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register. # **6.3.17** Comparator characteristics **Table 60. Comparator characteristics** | Symbol | Parameter | Conditions | | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | |--------------------------|---------------------------------------------------------|-------------------------------------------------------|-----------------------------|--------------------|-----|--------------------|-------| | $V_{DDA}$ | Analog supply voltage | | | 2 | 1 | 3.6 | | | $V_{IN}$ | Comparator input voltage range | | | 0 | - | V <sub>DDA</sub> | V | | V <sub>SC</sub> | V <sub>REFINT</sub> scaler offset voltage | | | - | ±5 | ±10 | mV | | t <sub>s_sc</sub> | V <sub>REFINT</sub> scaler startup time from power down | | | - | 0.2 | 1000 | ms | | t <sub>START</sub> | Comparator startup time | Startup time to reach propagation delay specification | | - | - | 60 | μs | | | | Ultra-low power mode | | - | 2 | 4.5 | | | | Propagation delay for | Low power mode | | - | 0.7 | 1.5 | μs | | | 200 mV step with | Medium power mode | | - | 0.3 | 0.6 | | | | 100 mV overdrive | High speed mode | $V_{DDA} \ge 2.7 \text{ V}$ | - | 50 | 50 100 ns | ng. | | + | | Trigit speed mode | $V_{DDA} < 2.7 V$ | - | 100 | 240 | 113 | | t <sub>D</sub> | | Ultra-low power mode | | - | 2 | 7 | | | | Propagation delay for | Low power mode | | - | 0.7 | 2.1 | μs | | | full range step with | Medium power mode | | - | 0.3 | 1.2 | | | | 100 mV overdrive | High speed mode | $V_{DDA} \ge 2.7 \text{ V}$ | - | 90 | 180 | ns | | | | Trigit speed mode | $V_{DDA} < 2.7 \text{ V}$ | - | 110 | 300 | 113 | | $V_{\text{offset}}$ | Comparator offset error | | | - | ±4 | ±10 | mV | | dV <sub>offset</sub> /dT | Offset error temperature coefficient | | | - | 18 | - | μV/°C | | | | Ultra-low power mode | | - | 1.2 | 1.5 | | | l | COMP current | Low power mode | | - | 3 | 5 | μΑ | | I <sub>DD(COMP)</sub> | consumption | Medium power mode | | - | 10 | 15 | μΑ | | | | High speed mode | | - | 75 | 100 | | **Symbol** T<sub>I</sub> (1) Avg\_Slope(1) $V_{30}$ t<sub>START</sub><sup>(1)</sup> $t_{S\_temp}^{(1)}$ | Symbol | Parameter | Condition | ons | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | |------------------|-----------------------|-----------------------------------------------------|-----------------------|--------------------|-----|--------------------|------| | | | No hysteresis (COMPxHYST[1:0]=00) | | - | 0 | - | | | | | Low hysteresis | High speed mode | 3 | | 13 | | | | | (COMPxHYST[1:0]=01) | All other power modes | 5 | 8 | 10 | mV | | V <sub>hys</sub> | Comparator hysteresis | | High speed mode | 7 | | 26 | | | | | Medium hysteresis<br>(COMPxHYST[1:0]=10) | All other power modes | 9 | 15 | 19 | | | | | High hostonois | High speed mode | 18 | | 49 | | | | | High hysteresis (COMPxHYST[1:0]=11) All other modes | All other power modes | 19 | 31 | 40 | | Table 60. Comparator characteristics (continued) #### 6.3.18 **Temperature sensor characteristics** ADC sampling time when reading the **Parameter** Min Max Unit Тур V<sub>SENSE</sub> linearity with temperature $\pm 1$ $\pm\,2$ °C 4.3 mV/°C 4.0 4.6 Voltage at 30 °C ( $\pm$ 5 °C)<sup>(2)</sup> 1.34 1.43 1.52 4 10 μs Table 61. TS characteristics Average slope Startup time temperature #### **V<sub>BAT</sub>** monitoring characteristics 6.3.19 Table 62. V<sub>BAT</sub> monitoring characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------------------|-----------------------------------------------------|-----|-----|-----|------| | R | Resistor bridge for V <sub>BAT</sub> | - | 50 | - | kΩ | | Q | Ratio on V <sub>BAT</sub> measurement | - | 2 | - | | | Er <sup>(1)</sup> | Error on Q | -1 | - | +1 | % | | t <sub>S_vbat</sub> <sup>(1)</sup> | ADC sampling time when reading the V <sub>BAT</sub> | 4 | - | - | μs | <sup>1.</sup> Guaranteed by design, not tested in production. μs <sup>1.</sup> Data based on characterization results, not tested in production. <sup>1.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> Measured at $V_{DDA}$ = 3.3 V $\pm$ 10 mV. The $V_{30}$ ADC conversion result is stored in the TS\_CAL1 byte. Refer to *Table 3: Temperature sensor calibration values*. ### 6.3.20 Timer characteristics The parameters given in the following tables are guaranteed by design. Refer to Section 6.3.13: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). **Table 63. TIMx characteristics** | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------|----------------------------|-------------------------------|--------|-------------------------|----------------------| | t (TIM) | Timer resolution time | | 1 | - | t <sub>TIMxCLK</sub> | | <sup>t</sup> res(TIM) | Time resolution time | f <sub>TIMxCLK</sub> = 48 MHz | 20.8 | - | ns | | f | Timer external clock | | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | f <sub>EXT</sub> | frequency on CH1 to<br>CH4 | f <sub>TIMxCLK</sub> = 48 MHz | 0 | 24 | MHz | | Res <sub>TIM</sub> | Timer resolution | TIMx (except TIM2) | - | 16 | bit | | I KC3 M | | TIM2 | - | 32 | Dit | | tcounter | 16-bit counter clock | | 1 | 65536 | t <sub>TIMxCLK</sub> | | COUNTER | period | f <sub>TIMxCLK</sub> = 48 MHz | 0.0208 | 1365 | μs | | t <sub>MAX_COUNT</sub> | Maximum possible count | | - | 65536 × 65536 | t <sub>TIMxCLK</sub> | | WIAX_COUNT | with 32-bit counter | f <sub>TIMxCLK</sub> = 48 MHz | - | 89.48 | S | Table 64. IWDG min/max timeout period at 40 kHz (LSI)<sup>(1)</sup> | | | <u> </u> | ` ' | | |-------------------|--------------|--------------------------------|--------------------------------|------| | Prescaler divider | PR[2:0] bits | Min timeout RL[11:0]=<br>0x000 | Max timeout RL[11:0]=<br>0xFFF | Unit | | /4 | 0 | 0.1 | 409.6 | | | /8 | 1 | 0.2 | 819.2 | | | /16 | 2 | 0.4 | 1638.4 | | | /32 | 3 | 0.8 | 3276.8 | ms | | /64 | 4 | 1.6 | 6553.6 | | | /128 | 5 | 3.2 | 13107.2 | | | /256 | 6 or 7 | 6.4 | 26214.4 | | These timings are given for a 40 kHz clock but the microcontroller internal RC frequency can vary from 30 to 60 kHz. Moreover, given an exact RC oscillator frequency, the exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty. Table 65. WWDG min/max timeout value at 48 MHz (PCLK) | ( | | | | | | | |-----------|-------|-------------------|-------------------|------|--|--| | Prescaler | WDGTB | Min timeout value | Max timeout value | Unit | | | | 1 | 0 | 0.0853 | 5.4613 | | | | | 2 | 1 | 0.1706 | 10.9226 | ma | | | | 4 | 2 | 0.3413 | 21.8453 | ms | | | | 8 | 3 | 0.6826 | 43.6906 | | | | #### 6.3.21 Communication interfaces ## I<sup>2</sup>C interface characteristics The I2C interface meets the timings requirements of the I<sup>2</sup>C-bus specification and user manual rev. 03 for: - Standard-mode (Sm): with a bit rate up to 100 kbit/s - Fast-mode (Fm): with a bit rate up to 400 kbit/s - Fast-mode Plus (Fm+): with a bit rate up to 1 Mbit/s. The I2C timings requirements are guaranteed by design when the I2C peripheral is properly configured (refer to Reference manual). The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and $V_{\rm DDIOx}$ is disabled, but is still present. Only FTf I/O pins support Fm+ low level output current maximum requirement. Refer to Section 6.3.13: I/O port characteristics for the I2C I/Os characteristics. All I2C SDA and SCL I/Os embed an analog filter. Refer to the table below for the analog filter characteristics: Table 66. I2C analog filter characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |-----------------|------------------------------------------------------------------------|-------------------|--------------------|------| | t <sub>AF</sub> | Maximum pulse width of spikes that are suppressed by the analog filter | 50 <sup>(2)</sup> | 260 <sup>(3)</sup> | ns | - 1. Guaranteed by design, not tested in production. - 2. Spikes with widths below $t_{AF(min)}$ are filtered. - 3. Spikes with widths above $t_{AF(max)}$ are not filtered ## SPI/I<sup>2</sup>S characteristics Unless otherwise specified, the parameters given in *Table 67* for SPI or in *Table 68* for I<sup>2</sup>S are derived from tests performed under the ambient temperature, f<sub>PCLKx</sub> frequency and supply voltage conditions summarized in *Table 24: General operating conditions*. Refer to Section 6.3.13: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI and WS, CK, SD for I<sup>2</sup>S). Table 67. SPI characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------------------------------------|----------------------------------|-------------------------------------------------------|-------------|-------------|-------| | f <sub>SCK</sub> | SPI clock frequency | Master mode | - | 18 | MHz | | 1/t <sub>c(SCK)</sub> | SET Clock frequency | Slave mode | - | 18 | IVITZ | | t <sub>r(SCK)</sub><br>t <sub>f(SCK)</sub> | SPI clock rise and fall time | Capacitive load: C = 15 pF | - | 6 | ns | | t <sub>su(NSS)</sub> | NSS setup time | Slave mode | 4Tpclk | - | | | t <sub>h(NSS)</sub> | NSS hold time | Slave mode | 2Tpclk + 10 | - | | | t <sub>w(SCKH)</sub><br>t <sub>w(SCKL)</sub> | SCK high and low time | Master mode, f <sub>PCLK</sub> = 36 MHz,<br>presc = 4 | Tpclk/2 -2 | Tpclk/2 + 1 | | | t <sub>su(MI)</sub> | Data input setup time | Master mode | 4 | - | | | t <sub>su(SI)</sub> | Data input setup time | Slave mode | 5 | - | | | t <sub>h(MI)</sub> | Data input hold time | Master mode | 4 | - | | | t <sub>h(SI)</sub> | - Data input noid time | Slave mode | 5 | - | ns | | t <sub>a(SO)</sub> (2) | Data output access time | Slave mode, f <sub>PCLK</sub> = 20 MHz | 0 | 3Tpclk | | | t <sub>dis(SO)</sub> (3) | Data output disable time | Slave mode | 0 | 18 | | | t <sub>v(SO)</sub> | Data output valid time | Slave mode (after enable edge) | - | 22.5 | | | t <sub>v(MO)</sub> | Data output valid time | Master mode (after enable edge) | - | 6 | | | t <sub>h(SO)</sub> | Data output hold time | Slave mode (after enable edge) | 11.5 | - | | | t <sub>h(MO)</sub> | Data output Hold tillle | Master mode (after enable edge) | 2 | - | | | DuCy(SCK) | SPI slave input clock duty cycle | Slave mode | 25 | 75 | % | <sup>1.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> Min time is for the minimum time to drive the output and the max time is for the maximum time to validate the data. <sup>3.</sup> Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z Figure 28. SPI timing diagram - slave mode and CPHA = 0 1. Measurement points are done at CMOS levels: 0.3 $V_{DD}$ and 0.7 $V_{DD}$ . Figure 30. SPI timing diagram - master mode 1. Measurement points are done at CMOS levels: 0.3 $V_{\rm DD}$ and 0.7 $V_{\rm DD}$ . Table 68. I<sup>2</sup>S characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------------|----------------------------------|----------------------------------------------------------------|-----|-------|------| | f <sub>CK</sub> | I <sup>2</sup> S clock frequency | Master mode (data: 16 bits, Audio frequency = 48 kHz) | | 1.601 | MHz | | 1/t <sub>c(CK)</sub> | | Slave mode | 0 | 6.5 | | | t <sub>r(CK)</sub> | I <sup>2</sup> S clock rise time | Capacitive load C <sub>L</sub> = 15 pF | - | 10 | | | t <sub>f(CK)</sub> | I <sup>2</sup> S clock fall time | | - | 12 | | | t <sub>w(CKH)</sub> | I2S clock high time | Master f <sub>PCLK</sub> = 16 MHz, audio<br>frequency = 48 kHz | 306 | - | | | t <sub>w(CKL)</sub> | I2S clock low time | | 312 | - | ns | | t <sub>v(WS)</sub> | WS valid time | Master mode | 2 | - | | | t <sub>h(WS)</sub> | WS hold time | Master mode | 2 | - | | | t <sub>su(WS)</sub> | WS setup time | Slave mode | 7 | - | | | t <sub>h(WS)</sub> | WS hold time | Slave mode | 0 | - | 1 | | DuCy(SCK) | I2S slave input clock duty cycle | Slave mode | 25 | 75 | % | | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------------------|------------------------|----------------------------------------|-----|-----|------| | t <sub>su(SD_MR)</sub> | Data input setup time | Master receiver | 6 | - | | | t <sub>su(SD_SR)</sub> | Data input setup time | 2 | - | | | | t <sub>h(SD_MR)</sub> <sup>(2)</sup> | Data input hold time | Master receiver | 4 | - | | | t <sub>h(SD_SR)</sub> (2) | Data input noid time | Slave receiver | 0.5 | - | ns | | t <sub>v(SD_ST)</sub> <sup>(2)</sup> | Data output valid time | Slave transmitter (after enable edge) | - | 20 | 115 | | t <sub>h(SD_ST)</sub> | Data output hold time | Slave transmitter (after enable edge) | 13 | - | | | t <sub>v(SD_MT)</sub> <sup>(2)</sup> | Data output valid time | Master transmitter (after enable edge) | - | 4 | | | t <sub>h(SD_MT)</sub> | Data output hold time | Master transmitter (after enable edge) | 0 | - | | Table 68. I<sup>2</sup>S characteristics<sup>(1)</sup> (continued) - 1. Data based on design simulation and/or characterization results, not tested in production. - 2. Depends on $f_{PCLK}$ . For example, if $f_{PCLK}$ = 8 MHz, then $T_{PCLK}$ = 1/ $f_{PLCLK}$ = 125 ns. Figure 31. I2S slave timing diagram (Philips protocol) - 1. Measurement points are done at CMOS levels: 0.3 × $V_{DDIOx}$ and 0.7 × $V_{DDIOx}$ . - LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte. Figure 32. I2S master timing diagram (Philips protocol) - 1. Data based on characterization results, not tested in production. - LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte. #### **USB** characteristics The STM32F078xx USB interface is fully compliant with the USB specification version 2.0 and is USB-IF certified (for Full-speed device operation). Table 69. USB electrical characteristics | Symbol | Parameter | Conditions | Min. | Тур | Max. | Unit | |---------------------------------|------------------------------------------------|----------------------|--------------------|------|------|------| | V <sub>DDIO2</sub> | USB transceiver operating voltage | | 3.0 <sup>(1)</sup> | - | 3.6 | V | | t <sub>STARTUP</sub> (2) | USB transceiver startup time | | - | - | 1.0 | μs | | R <sub>PUI</sub> | Embedded USB_DP pull-up value during idle | | 1.1 | 1.26 | 1.5 | kΩ | | R <sub>PUR</sub> | Embedded USB_DP pull-up value during reception | | 2.0 | 2.26 | 2.6 | K22 | | Z <sub>DRV</sub> <sup>(2)</sup> | Output driver impedance <sup>(3)</sup> | Driving high and low | 28 | 40 | 44 | Ω | The STM32F078xx USB functionality is ensured down to 2.7 V but not the full USB electrical characteristics which are degraded in the 2.7-to-3.0 V voltage range. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> No external termination series resistors are required on USB\_DP (D+) and USB\_DM (D-); the matching impedance is already included in the embedded driver. #### Package characteristics 7 #### Package mechanical data 7.1 In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark. DocID026006 Rev 2 100/123 Figure 33. UFBGA100 – ultra fine pitch ball grid array, 7 x 7 mm, 0.50 mm pitch, package outline 1. Drawing is not to scale. Table 70. UFBGA100 – ultra fine pitch ball grid array, 7 x 7 mm, 0.50 mm pitch, package mechanical data | | moonamour adda | | | | | | | |---------|----------------|-------------|-------|--------|-----------------------|--------|--| | Comphal | | millimeters | | | inches <sup>(1)</sup> | | | | Symbol | Min | Тур | Max | Min | Тур | Max | | | Α | 0.460 | 0.530 | 0.600 | 0.0181 | 0.0209 | 0.0236 | | | A1 | 0.060 | 0.080 | 0.100 | 0.0024 | 0.0031 | 0.0039 | | | A2 | 0.400 | 0.450 | 0.500 | 0.0157 | 0.0177 | 0.0197 | | | b | 0.200 | 0.250 | 0.300 | 0.0079 | 0.0098 | 0.0118 | | | D | - | 7.000 | - | - | 0.2756 | - | | | D1 | - | 5.500 | - | - | 0.2165 | - | | | E | - | 7.000 | - | - | 0.2756 | - | | | E1 | - | 5.500 | - | - | 0.2165 | - | | | е | - | 0.500 | - | - | 0.0197 | - | | | FD | - | 0.750 | - | - | 0.0295 | - | | | FE | - | 0.750 | - | - | 0.0295 | - | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 34. UFBGA100 recommended footprint Table 71. UFBGA100 recommended PCB design rules | Dimension | Recommended values | |--------------|------------------------------------------------------------------| | Pitch | 0.50 mm | | Dpad | 0.27 mm | | Dsm | 0.35 mm typ (depending on the soldermask registration tolerance) | | Solder paste | 0.27 mm aperture diameter | #### Marking of engineering samples for UFBGA100 The following figure shows the engineering sample marking for the UFBGA100 package. Only the information field containing the engineering sample marking is shown. Figure 35. UFBGA100 package top view 1. Samples marked "E" are to be considered as "Engineering Samples": i.e. they are intended to be sent to customer for electrical compatibility evaluation and may be used to start customer qualification where specifically authorized by ST in writing. In no event ST will be liable for any customer usage in production. Only if ST has authorized in writing the customer qualification Engineering Samples can be used for reliability qualification trials. 102/123 DocID026006 Rev 2 Figure 36. LQFP100 - 14 x 14 mm 100 pin low-profile quad flat package outline 1. Drawing is not to scale. Table 72. LQFP100 - 14 x 14 mm low-profile quad flat package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|--------|--------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | А | - | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | D | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 | | D1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | D3 | - | 12.000 | - | - | 0.4724 | - | | E | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 | Table 72. LQFP100 – 14 x 14 mm low-profile quad flat package mechanical data (continued) | Cumbal | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|--------|--------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | E1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | E3 | - | 12.000 | - | - | 0.4724 | - | | е | - | 0.500 | - | - | 0.0197 | - | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | - | 1.000 | - | - | 0.0394 | - | | ccc | - | - | 0.080 | - | - | 0.0031 | | K | 0° | 3.5° | 7° | 0° | 3.5° | 7° | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 37. LQFP100 recommended footprint 1. Dimensions are in millimeters. 104/123 DocID026006 Rev 2 ### Marking of engineering samples for LQFP100 The following figure shows the engineering sample marking for the LQFP100 package. Only the information field containing the engineering sample marking is shown. Figure 38. LQFP100 package top view 1. Samples marked "ES" are to be considered as "Engineering Samples": i.e. they are intended to be sent to customer for electrical compatibility evaluation and may be used to start customer qualification where specifically authorized by ST in writing. In no event ST will be liable for any customer usage in production. Only if ST has authorized in writing the customer qualification Engineering Samples can be used for reliability qualification trials. Figure 39. LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package outline 1. Drawing is not to scale. Table 73. LQFP64 – 10 x 10 mm low-profile quad flat package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|--------|--------|-----------------------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | Α | - | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | | 0.200 | 0.0035 | - | 0.0079 | | D | 11.800 | 12.000 | 12.200 | 0.4646 | 0.4724 | 0.4803 | | D1 | 9.800 | 10.000 | 10.200 | 0.3858 | 0.3937 | 0.4016 | | D3 | - | 7.500 | - | - | 0.2953 | - | 106/123 DocID026006 Rev 2 Table 73. LQFP64 – 10 x 10 mm low-profile quad flat package mechanical data (continued) | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|--------|--------|-----------------------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | E | 11.800 | 12.000 | 12.200 | 0.4646 | 0.4724 | 0.4803 | | E1 | 9.800 | 10.000 | 10.200 | 0.3858 | 0.3937 | 0.4016 | | E3 | - | 7.500 | - | - | 0.2953 | - | | е | - | 0.500 | - | - | 0.0197 | - | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | - | 1.000 | - | - | 0.0394 | - | | ccc | - | - | 0.080 | - | - | 0.0031 | | K | 0° | 3.5° | 7° | 0° | 3.5° | 7° | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. 48 12.7 10.3 10.3 10.3 10.3 10.3 10.3 10.3 11.2 11.2 12.7 12.7 12.7 Figure 40. LQFP64 recommended footprint 1. Dimensions are in millimeters. ### Marking of engineering samples for LQFP64 The following figure shows the engineering sample marking for the LQFP64 package. Only the information field containing the engineering sample marking is shown. Figure 41. LQFP64 package top view 1. Samples marked "ES" are to be considered as "Engineering Samples": i.e. they are intended to be sent to customer for electrical compatibility evaluation and may be used to start customer qualification where specifically authorized by ST in writing. In no event ST will be liable for any customer usage in production. Only if ST has authorized in writing the customer qualification Engineering Samples can be used for reliability qualification trials. 108/123 DocID026006 Rev 2 Figure 42. LQFP48 - 7 x 7 mm, 48 pin low-profile quad flat package outline 1. Drawing is not to scale. Table 74. LQFP48 - 7 x 7 mm low-profile quad flat package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | Α | - | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | D | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | D1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | D3 | - | 5.500 | - | - | 0.2165 | - | | E | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | E1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | E3 | - | 5.500 | - | - | 0.2165 | - | Table 74. LQFP48 – 7 x 7 mm low-profile quad flat package mechanical data (continued) | Symbol | | millimeters | | inches <sup>(1)</sup> | | | |--------|-------|-------------|-------|-----------------------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | е | - | 0.500 | - | - | 0.0197 | - | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | - | 1.000 | - | - | 0.0394 | - | | ccc | - | - | 0.080 | - | - | 0.0031 | | K | 0° | 3.5° | 7° | 0° | 3.5° | 7° | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. **◆** 0.50 1.20 0.30 7.30 9.70 5.80 13 9.70 ai14911d Figure 43. LQFP48 recommended footprint 1. Dimensions are in millimeters. DocID026006 Rev 2 110/123 ## Marking of engineering samples for LQFP48 The following figure shows the engineering sample marking for the LQFP48 package. Only the information field containing the engineering sample marking is shown. Figure 44. LQFP48 package top view Samples marked "ES" are to be considered as "Engineering Samples": i.e. they are intended to be sent to customer for electrical compatibility evaluation and may be used to start customer qualification where specifically authorized by ST in writing. In no event ST will be liable for any customer usage in production. Only if ST has authorized in writing the customer qualification Engineering Samples can be used for reliability qualification trials. Figure 45. UFQFPN48 - 7 x 7 mm, 0.5 mm pitch, package outline - 1. Drawing is not to scale. - 2. All leads/pads should also be soldered to the PCB to improve the lead/pad solder joint life. - 3. There is an exposed die pad on the underside of the UFQFPN package. It is recommended to connect and solder this back-side pad to PCB ground. 577 L Т b е inches<sup>(1)</sup> millimeters **Symbol** Min Тур Max Min Тур Max 0.500 0.550 0.600 0.0197 0.0217 0.0236 Α1 0.000 0.020 0.050 0.0000 0.0008 0.0020 D 6.900 7.000 7.100 0.2717 0.2756 0.2795 Ε 6.900 7.000 7.100 0.2717 0.2756 0.2795 D2 5.500 5.600 5.700 0.2165 0.2205 0.2244 E2 5.500 5.600 5.700 0.2165 0.2205 0.2244 0.500 0.300 0.0118 0.0079 0.0157 0.0060 0.0098 0.0197 0.0197 0.0118 Table 75. UFQFPN48 - 7 x 7 mm, 0.5 mm pitch, package mechanical data 0.400 0.152 0.250 0.500 0.300 0.200 Figure 46. UFQFPN48 recommended footprint 1. Dimensions are in millimeters. <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. ## Marking of engineering samples for UFQFPN48 The following figure shows the engineering sample marking for the UFQFPN48 package. Only the information field containing the engineering sample marking is shown. Engineering sample marking<sup>1</sup> Es MS31469V1 Figure 47. UFQFPN48 package top view 1. Samples marked "ES" are to be considered as "Engineering Samples": i.e. they are intended to be sent to customer for electrical compatibility evaluation and may be used to start customer qualification where specifically authorized by ST in writing. In no event ST will be liable for any customer usage in production. Only if ST has authorized in writing the customer qualification Engineering Samples can be used for reliability qualification trials. Figure 48. WLCSP49 – 0.4 mm pitch, package outline - 1. Drawing is not to scale. - 2. Dimension is measured at the maximum bump diameter parallel to primary datum Z Table 76. WLCSP49 - 0.4 mm pitch package mechanical data | Comple of | millimeters | | | inches <sup>(1)</sup> | | | |-----------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | А | 0.525 | 0.555 | 0.585 | 0.0207 | 0.0219 | 0.0230 | | A1 | - | 0.175 | - | - | 0.0069 | - | | A2 | - | 0.380 | - | - | 0.0150 | - | | A3 | - | 0.025 | - | - | 0.0010 | - | | b | 0.220 | 0.250 | 0.280 | 0.0087 | 0.0098 | 0.0110 | | D | 3.242 | 3.277 | 3.312 | 0.1276 | 0.1290 | 0.1304 | | E | 3.074 | 3.109 | 3.144 | 0.1210 | 0.1224 | 0.1238 | | е | - | 0.400 | - | - | 0.0157 | - | | e1 | - | 2.400 | - | - | 0.0945 | - | | e2 | - | 2.400 | - | - | 0.0945 | - | | F | - | 0.438 | - | - | 0.0173 | - | | G | - | 0.354 | - | - | 0.0140 | - | | N | 49 | | | | | | | aaa | - | 0.100 | - | - | 0.0039 | - | | bbb | - | 0.100 | - | - | 0.0039 | - | | ccc | - | 0.100 | - | - | 0.0039 | - | | ddd | - | 0.050 | - | - | 0.0020 | - | | eee | - | 0.050 | - | - | 0.0020 | - | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 49. WLCSP49 recommended footprint 116/123 DocID026006 Rev 2 Table 77. WLCSP49 recommended PCB design rules (0.4 mm pitch BGA) | Dimension | Recommended values | | |----------------|-----------------------------------------------|--| | Pitch | 0.4 mm | | | Dpad | 260 μm max. (circular)<br>220 μm recommended | | | Dsm | 300 μm min. (for 260 μm diameter pad) | | | PCB pad design | Non-solder mask defined via underbump allowed | | ## Marking of engineering samples for WLCSP49 The following figure shows the engineering sample marking for the WLCSP49 package. Only the information field containing the engineering sample marking is shown. Engineering sample marking 1 Figure 50. WLCSP49 package top view 1. Samples marked "E" are to be considered as "Engineering Samples": i.e. they are intended to be sent to customer for electrical compatibility evaluation and may be used to start customer qualification where specifically authorized by ST in writing. In no event ST will be liable for any customer usage in production. Only if ST has authorized in writing the customer qualification Engineering Samples can be used for reliability qualification trials. ## 7.2 Thermal characteristics The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 24: General operating conditions*. The maximum chip-junction temperature, $T_J$ max, in degrees Celsius, may be calculated using the following equation: $$T_J \max = T_A \max + (P_D \max x \Theta_{JA})$$ #### Where: - T<sub>A</sub> max is the maximum temperature in °C, - Θ<sub>JA</sub> is the package junction-to- thermal resistance, in °C/W, - P<sub>D</sub> max is the sum of P<sub>INT</sub> max and P<sub>I/O</sub> max (P<sub>D</sub> max = P<sub>INT</sub> max + P<sub>I/O</sub>max), - P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power. P<sub>I/O</sub> max represents the maximum power dissipation on output pins where: $$P_{I/O} \max = \sum (V_{OL} \times I_{OL}) + \sum ((V_{DD} - V_{OH}) \times I_{OH}),$$ taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. | Symbol | Parameter | Value | Unit | |-----------------------|--------------------------------------------------------------------|-------|------| | $\Theta_{ extsf{JA}}$ | Thermal resistance junction-<br>UFBGA100 - 7 × 7 mm | 55 | °C/W | | | Thermal resistance junction-<br>LQFP100 - 14 × 14 mm | 42 | | | | Thermal resistance junction-<br>LQFP64 - 10 × 10 mm / 0.5 mm pitch | 44 | | | | Thermal resistance junction-<br>LQFP48 - 7 × 7 mm | 54 | C/VV | | | Thermal resistance junction-<br>UFQFPN48 - 7 × 7 mm | 32 | | | | Thermal resistance junction-<br>WLCSP49 - 0.4 mm pitch | 49 | | Table 78. Package thermal characteristics #### 7.2.1 Reference document JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org ## 7.2.2 Selecting the product temperature range When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Section 8: Part numbering*. Each temperature range suffix corresponds to a specific guaranteed temperature at maximum dissipation and to a specific maximum junction temperature. 118/123 DocID026006 Rev 2 As applications do not commonly use the STM32F078xx at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range is best suited to the application. The following examples show how to calculate the temperature range needed for a given application. #### **Example 1: High-performance application** Assuming the following application conditions: Maximum temperature $T_{Amax}$ = 82 °C (measured according to JESD51-2), $I_{DDmax}$ = 50 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V and maximum 8 I/Os used at the same time in output at low level with $I_{OL}$ = 20 mA, $V_{OL}$ = 1.3 V $P_{INTmax}$ = 50 mA × 3.5 V= 175 mW $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} + 8 \times 20 \text{ mA} \times 1.3 \text{ V} = 272 \text{ mW}$ This gives: P<sub>INTmax</sub> = 175 mW and P<sub>IOmax</sub> = 272 mW: $P_{Dmax} = 175 + 272 = 447 \text{ mW}$ Using the values obtained in *Table 78* $T_{Jmax}$ is calculated as follows: For LQFP64, 45 °C/W $$T_{\text{-lmax}}$$ = 82 °C + (45 °C/W × 447 mW) = 82 °C + 20.115 °C = 102.115 °C This is within the range of the suffix 6 version parts ( $-40 < T_{\perp} < 105 °C$ ). In this case, parts must be ordered at least with the temperature range suffix 6 (see Section 8: Part numbering). Note: With this given $P_{Dmax}$ we can find the $T_{Amax}$ allowed for a given device temperature range (order code suffix 6 or 7). Suffix 6: $$T_{Amax} = T_{Jmax}$$ - $(45^{\circ}\text{C/W} \times 447 \text{ mW}) = 105\text{-}20.115 = 84.885 ^{\circ}\text{C}$ Suffix 7: $T_{Amax} = T_{Jmax}$ - $(45^{\circ}\text{C/W} \times 447 \text{ mW}) = 125\text{-}20.115 = 104.885 ^{\circ}\text{C}$ #### **Example 2: High-temperature application** Using the same rules, it is possible to address applications that run at high temperatures with a low dissipation, as long as junction temperature $T_J$ remains within the specified range. Assuming the following application conditions: Maximum temperature $T_{Amax}$ = 100 °C (measured according to JESD51-2), $I_{DDmax}$ = 20 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V $P_{INTmax}$ = 20 mA × 3.5 V= 70 mW $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} = 64 \text{ mW}$ This gives: P<sub>INTmax</sub> = 70 mW and P<sub>IOmax</sub> = 64 mW: $P_{Dmax} = 70 + 64 = 134 \text{ mW}$ Thus: P<sub>Dmax</sub> = 134 mW Using the values obtained in *Table 78* $T_{Jmax}$ is calculated as follows: For LQFP64, 45 °C/W $T_{Jmax}$ = 100 °C + (45 °C/W × 134 mW) = 100 °C + 6.03 °C = 106.03 °C This is above the range of the suffix 6 version parts ( $-40 < T_J < 105$ °C). In this case, parts must be ordered at least with the temperature range suffix 7 (see *Section 8: Part numbering*) unless we reduce the power dissipation in order to be able to use suffix 6 parts. Refer to *Figure 51* to select the required temperature range (suffix 6 or 7) according to your temperature or power requirements. 120/123 DocID026006 Rev 2 STM32F078xx Part numbering ## 8 Part numbering For a list of available options (memory, package, and so on) or for further information on any aspect of this device, please contact your nearest ST sales office. Table 79. Ordering information scheme 078 Example: STM32 R В Τ **Device family** STM32 = ARM-based 32-bit microcontroller **Product type** F = General-purpose **Sub-family** 078 = STM32F078xx Pin count C = 48/49 pinsR = 64 pinsV = 100 pins Code size B = 128 Kbytes of Flash memory **Package** H = UFBGA T = LQFP U = UFQFPN Y = WLCSP Temperature range $6 = -40 \text{ to } 85 \,^{\circ}\text{C}$ $7 = -40 \text{ to } 105 \,^{\circ}\text{C}$ **Options** xxx = programmed parts TR = tape and reel Revision history STM32F078xx # 9 Revision history Table 80. Document revision history | Date | Revision | Changes | |-------------|----------|-------------------| | 03-Apr-2014 | 1 | Internal release. | | 28-May-2014 | 2 | Initial release. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2014 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com