**Version: 2.0** # **Technical Specification** MODEL NO: 4.37inch e-Paper (G) The content of this information is subject to be changed without notice. # **Revision History** | Rev. | Issued Date | Revised Contents | | | | | | | | | |------|-------------|--------------------------------------|--|--|--|--|--|--|--|--| | 0.1 | 2021.04.27 | Tentative | | | | | | | | | | 1.0 | 2021.6.30 | Update 3. Mechanical Specifications | | | | | | | | | | | | Update 5. Input/Output Interface | | | | | | | | | | | | Update 6. Command Table | | | | | | | | | | | | Update 7. Electrical Characteristics | | | | | | | | | | | | Update 8. Optical Characteristics | | | | | | | | | | | | Update 10. Reliability Test | | | | | | | | | | | | Update 11. Block Diagram | | | | | | | | | | | | Update 12. Packing | | | | | | | | | | | | Update 13. Definition of Labels | | | | | | | | | | 2.0 | 2021.12.07 | Update 5. Input/Output Interface | | | | | | | | | | | | Update 7-2) Panel DC characteristics | | | | | | | | | # **TECHNICAL SPECIFICATION** # **CONTENTS** | 1. | Application | 1 | |-----|------------------------------------------------------------|----| | 2. | Features | 1 | | 3. | Mechanical Specifications | 1 | | 4. | Mechanical Drawing of EPD Module | 2 | | 5. | Input/Output Interface | 3 | | 6. | Command Table | 6 | | 7. | Electrical Characteristics | 8 | | 8. | Optical Characteristics | 19 | | 9. | Handling, Safety and Environmental Requirements and Remark | 21 | | 10. | Reliability Test | 23 | | 11. | Block Diagram | 24 | #### 1. Application This display is a reflective electrophoretic E Ink® Spectra<sup>™</sup> 3100 technology display module on an active matrix TFT substrate. The panel is capable of displaying black, white, yellow and red images depending on the associated lookup table used. The circuitry on the panel includes an integrated gate and source driver, timing controller, oscillator, DC-DC boost circuit, and memory to store the frame buffer and lookup tables, and additional circuitry to control VCOM and BORDER settings. #### 2. Features - ➤ Highlight Red and Yellow color - ➤ High contrast - ➤ High reflectance - Ultra wide viewing angle - ➤ Ultra low power consumption - > Pure reflective mode - ➤ Bi-stable - ➤ Antiglare hard-coated front-surface - ➤ Low current deep sleep mode - > On chip display RAM - ➤ Waveform stored in On-chip OTP - > Serial peripheral interface available - > On-chip oscillator - > On-chip booster and regulator control for generating VCOM, Gate and source driving voltage - ➤ I2C Signal Master Interface to read external temperature sensor - ➤ Available in COG package #### 3. Mechanical Specifications | Parameter | Specifications | Unit | Remark | |--------------------|--------------------------------|-------|----------------------| | Screen Size | 4.37 | Inch | | | Display Resolution | 512 (H) × 368 (V) | Pixel | PPi: 144 | | Active Area | 90.11 (H) × 64.77 (V) | mm | | | Pixel Pitch | $0.176 \times 0.176$ | mm | Square | | Outline Dimension | 99.5 (H) × 79.5 (V) × 0.85 (D) | mm | Without masking film | | Module Weight | 13.2±1.3 | g | | # 5. Input/Output Interface 5-1) Connector type: FH34SRJ-50S-0.5SH(50) Pin Assignment (50-pin) | Pin As | signment | | | |--------|----------|----------|--------------------------------------------------------------| | Pin# | Type | Single | Description | | 1 | | NC | No connection and do not connect with other NC pins | | 2 | P | TFT_VCOM | TFT_VCOM driving voltage | | 3 | P | FPL_VCOM | FPL_VCOM driving voltage | | 4 | | NC | NC | | 5 | I/O | GDRH | N-Channel MOSFET Gate Drive Control | | 6 | I/O | RESEH | Current Sense Input for the Control Loop | | 7 | | GDRL | Reserved | | 8 | P | GND | Ground | | 9 | I/O | GDRC | P-Channel MOSFET Gate Drive Control | | 10 | I/O | RESEC | Current Sense Input for the Control Loop | | 11 | P | VPC | VPC driving voltage | | 12 | P | GND | Ground | | 13 | P | VGL | Negative Gate driving voltage | | 14 | P | VPH | VPH driving voltage | | 15 | P | VSH | Positive Source driving voltage | | 16 | P | VSH_LV | Positive Source driving voltage | | 17 | P | VSH_LV2 | Positive Source driving voltage | | 18 | P | VSL | Negative Source driving voltage | | 19 | P | VSL_LV | Negative Source driving voltage | | 20 | P | VSL_LV2 | Negative Source driving voltage | | 21 | P | GNDA | Ground; Connect to GND | | 22 | | REFN | Reserved | | 23 | | REFP | Reserved | | 24 | О | TSCL | I2C Interface to digital temperature sensor Clock pin | | 25 | I/O | TSDA | I2C Interface to digital temperature sensor Data pin | | 26 | I | BS0 | Bus selection pin; L: 4-wire IF. H: 3-wire IF. (Default) | | 27 | I | BS1 | Bus selection pin; L: refer to BS0. (Default) H: Standard 4- | | | | | wire SPI/dual SPI/quad SPI | | 28 | I | RES# | Reset | | 29 | О | BUSY_N | Busy state output pin | | 30 | I | D/C# | Data /Command control pin(D/C) | | 31 | I | CS# | Chip Select input pin(CSB) | | Pin# | Type | Single | Description | |------|------|--------|---------------------------------------| | 32 | I | SCL | serial clock pin (SPI) | | 33 | I/O | SI0 | serial data pin (SPI) | | 34 | I/O | SI1 | serial data pin; Reserved | | 35 | I/O | SI2 | serial data pin; Reserved | | 36 | I/O | SI3 | serial data pin; Reserved | | 37 | P | VDDDO | Core logic power pin; Connect to VDDD | | 38 | P | VDD | Supply voltage | | 39 | P | GND | Ground; Connect to GNDA | | 40 | P | VDDIO | Supply voltage | | 41 | P | VCP2 | Charge Pump Pin | | 42 | P | CP2N | Charge Pump Pin | | 43 | P | CP2P | Charge Pump Pin | | 44 | P | VCP1 | Charge Pump Pin | | 45 | P | CP1N | Charge Pump Pin | | 46 | P | CP1P | Charge Pump Pin | | 47 | | CGH1N | Charge Pump Pin; Reserved | | 48 | | CGH1P | Charge Pump Pin; Reserved | | 49 | P | VGH | Positive Gate driving voltage | | 50 | P | VCOMBD | VCOMBD driving voltage | - Note 5-1: This pin (CS#) is the chip select input connecting to the MCU. The chip is enabled for MCU communication only when CS# is pulled Low. - Note 5-2: This pin (D/C#) is Data/Command control pin connecting to the MCU. When the pin is pulled HIGH, the data will be interpreted as data. When the pin is pulled Low, the data will be interpreted as command. - Note 5-3: This pin (RES#) is reset signal input. The Reset is active Low. - Note 5-4: This pin (BUSY\_N) is Busy state output pin. When Busy is low, the operation of chip should not be interrupted and any commands should not be issued to the module. The driver IC will put Busy pin low when the driver IC is working such as: - Outputting display waveform; or - Programming with OTP - Communicating with digital temperature sensor - Note 5-5: This pin (BS0) is for 3-line SPI or 4-line SPI selection. When it is "Low", 4-line SPI is selected. When it is "High", 3-line SPI (9 bits SPI) is selected. Please refer to below Table. **Table: Bus interface selection** | BS1 | MPU Interface | |-----|--------------------------------------------------------| | L | 4-lines serial peripheral interface (SPI) | | Н | 3-lines serial peripheral interface (SPI) – 9 bits SPI | # 5-2) Panel Scan direction # 6. Command Table # 6-1) Register Definition W/R: 0: Write cycle 1: Read cycle C/D: 0: Command 1: Data D7~D0: -: Don't care | # | Соттянд | W/R | C/D | <b>D</b> 7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Registers | Setting | |---|-------------------------|-----|-----|------------|----|----|----|----|----|----|----|-----------|---------| | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | 02h | | 1 | Power OFF | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 00h | | 2 | Power ON | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | 04h | | | Dan Slaan | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | 07h | | 3 | Deep Sleep | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | | A5h | | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | 10h | | | Data Start transmission | 0 | 1 | # | # | # | # | # | # | # | # | | - | | 4 | Data Start transmission | 0 | 1 | | | | | | | | | | 744 | | | | 0 | 1 | # | # | # | # | # | # | # | # | | | | 5 | Data Refiresh | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | | 12h | | | Data Remesti | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 01h | # 6-1-1) R02H: Power OFF Command | Action | W/R | C/D | <b>D</b> 7 | D6 | D5 | D4 | D3 | D2 | D1 | <b>D</b> 0 | |-----------------------|-----|-----|------------|----|----|----|----|----|----|------------| | Townia OFF da | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | Turning OFF the power | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 6-1-2) R04H: Power ON Command | Action | W/R | C/D | <b>D</b> 7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------------------|-----|-----|------------|----|----|----|----|----|----|----| | Turning ON the power | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | # 6-1-3) R07H: Deep sleep | Action | W/R | C/D | <b>D</b> 7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------------|-----|-----|------------|----|----|----|----|----|----|----| | Doop eleep | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | Deep sleep | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | Remark: To Exit Deep Sleep mode, User required to send HWRESET to the driver. # 6-1-4) R10H: Data Start Transmission | Action | W/R | C/D | <b>D</b> 7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------------------------|-----|-----|------------|----|----|----|----|----|----|----| | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | D 4 C4 44 | 0 | 1 | # | # | # | # | # | # | # | # | | Data Start transmission | 0 | 1 | | | | | | | | | | | 0 | 1 | # | # | # | # | # | # | # | # | After this command, data entries will be written into the RAM until another command is written. # 6-1-5) R12H: Data Refresh | Action | W/R | C/D | <b>D</b> 7 | D6 | <b>D</b> 5 | D4 | <b>D</b> 3 | D2 | D1 | <b>D</b> 0 | |-------------------------|-----|-----|------------|----|------------|----|------------|----|----|------------| | D-4- S444 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | | Data Start transmission | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | When this command is received. IC will start the refresh process. BUSY\_N will become "0". After the refresh process is finished, BUSY\_N will become "1". # 7. Electrical Characteristics # 7-1 Absolute Maximum Ratings: | Parameter | Symbol | Rating | Unit | |-----------------------|--------------------|--------------|--------------| | Analog power | VDD | -0.5 to +3.6 | V | | Operating Temp. range | Topr | 0 to +40 | $^{\circ}$ C | | Storage Temp. range | $T_{\mathrm{STG}}$ | -25 to +60 | $^{\circ}$ C | Note: Maximum ratings are those values beyond which damages to the device may occur. Functional operation should be restricted to the limits in the Electrical Characteristics chapter. # 7-2) Panel DC characteristics The following specifications apply for: VDD = 3.0V, VDD = 1.8 = 1.8V, $TA = 25^{\circ}C$ | Symbol | Parameter | Conditions | MIN. | TYP. | MAX. | Unit | |--------------|---------------------------------|-------------------------------------------|-----------------|----------|---------------------|------| | VDD | Logic supply voltage | | 2.4 | 3.0 | 3.6 | v | | VGH | Positive Gate driving voltage | | 19 | 20.0 | 21 | v | | VGL | Negative Gate driving voltage | | -21 | -20.0 | -19 | v | | VSH | Positive source driving voltage | | 14.5 | 15.0 | 15.5 | v | | VSL | Negative source driving voltage | | -15.5 | -15.0 | -14.5 | v | | VCOM_DC | VCOM_DC output voltage | | -4.0 | Adjusted | -0.3 | v | | VCOM_AC | VCOM_AC output voltage | | VSL+<br>VCOM_DC | | VSH+<br>VCOM_DC | v | | VIL | Low level input voltage | Digital input pins | 0 | | 0.2xVDD | v | | Vih | High level input voltage | Digital input pins | 0.8xVDD | | VDD | v | | Vон | High level output voltage | Digital input pins, IOH=8 mA | 0.8xVDD | | - | v | | Vol | Low level output voltage | Digital input pins, IOL=8 mA | 0 | | 0.2xVDD | v | | IMSTB | Module stand-by current | Stand-by mode | - | 46.0 | .= | uА | | <b>I</b> MDS | Module deep sleep current | Deep sleep mode | 257 | 1.0 | 9. <del>353</del> 8 | uА | | Inc | Inrush Current | Booster on | 5 | 62.0 | 82.0 | mA | | | D'' DIG | TYP Loading Pattern | - | 82.9 | 113.8 | | | IPC | Driving Peak Current | High Loading Pattern | | 83.6 | 115.6 | | | Th copp | | TYP Loading Pattern | | 11.9 | 16.7 | mA | | IMOPR | Module operating current | High Loading Pattern | | 19.5 | 25.9 | mA | | P | | TYP Loading Pattern VDD=3.0V with DC-DC | . <del>ca</del> | 35.7 | 50.1 | mW | | | Operation Power Dissipation | High Loading Pattern VDD=3.0V with DC-DC | - | 58.5 | 77.7 | mW | | Рѕтву | Standby Power Dissipation | VDD=3.0V | | 138.0 | | uW | #### Note: - The Inrush Current means the inrush current occurs during dual booster on sequence, and it is measured by using Oscilloscope, and extract the Max value - The Driving Peak Current means the peak current occurs during image update after dual booster on sequence, and it is measured by using Oscilloscope, and extract the Max value. - The Module Operating Current data is measured by using Oscilloscope, and extract the Mean value. - The typical loading power consumption is measured using associated 25C waveform with following pattern transition: from full white pattern to color pattern. (Note 7-1) - The high loading power consumption is measured using associated 25C waveform with following pattern transition: from full white pattern to noise pattern (including random scattering of 4 colors) (Note 7-2) - The minimum VDD value by 2.4V is based on typical application pattern with stable and continuing power supply. It does not apply on high loading pattern such as Note 7-2. - The listed electrical/optical characteristics are only guaranteed under the controller & waveform provided by E Ink - Vcom value has been set in the IC on the panel. Note 7-1 The typical power consumption Note 7-2 The high loading power consumption # 7-3) Panel AC characteristics # 7-3-1 MCU Interface #### 7-3-1-1 MCU Interface Selection In this module, there are 4-wire SPI and 3-wire SPI that can communicate with MCU. The MCU interface mode can be set by hardware selection on BS0 pins. When it is "High", 4-wire SPI is selected. When it is "Low", 3-wire SPI (9 bits SPI) is selected. | Pin Name | Data/Command Interface | | Control Signal | | | |---------------|------------------------|------|----------------|------|------| | Bus interface | SDA | SCL | CS# | D/C# | RES# | | SPI4 | SDIN | SCLK | CS# | D/C# | RES# | | SPI3 | SDIN | SCLK | CS# | L | RES# | Table 7-1: MCU interface assignment under different bus interface mode Note 7-3: L is connected to GND Note 7-4: H is connected to VDD #### 7-3-1-2 MCU Serial Interface (4-wire SPI) The 4-wire SPI consists of serial clock SCLK, serial data SDA, D/C#, CS#. | Function | CS# | D/C# | SCLK | |---------------|-----|------|----------| | Write Command | L | L | <b>↑</b> | | Write data | L | Н | <b>↑</b> | Table 7-2: Control pins of 4-wire Serial Peripheral interface Note 7-5: ↑stands for rising edge of signal SDA is shifted into an 8-bit shift register in the order of D7, D6, ... D0. The data byte in the shift register is written to the Graphic Display Data RAM (RAM) or command register in the same clock. Under serial mode, only write operations are allowed. Figure 7-1: Write procedure in 4-wire Serial Peripheral Interface mode #### 7-3-1-3 MCU Serial Interface (3-wire SPI) The 3-wire serial interface consists of serial clock SCLK, serial data SDA and CS#. In 3-wire SPI mode, the pin D/C# can be connected to an external ground. The operation is similar to 4-wire serial interface while D/C# pin is not used. There are altogether 9-bits will be shifted into the shift register on every ninth clock in sequence: D/C# bit, D7 to D0 bit. The D/C# bit (first bit of the sequential data) will determine the following data byte in shift register is written to the Display Data RAM (D/C# bit = 1) or the command register (D/C# bit = 0). Under serial mode, only write operations are allowed. | Function | CS# | D/C# | SCLK | |---------------|-----|---------|----------| | Write Command | L | Tie LOW | <b>↑</b> | | Write data | L | Tie LOW | <b>↑</b> | Table 7-3: Control pins of 3-wire Serial Peripheral Interface Note 7-6: ↑stands for rising edge of signal Figure 7-2: Write procedure in 3-wire Serial Peripheral Interface mode # 7-3-2 Timing Characteristics of Series Interface The following specifications apply for: VDDIO - GND = 2.4V to 3.6V, TOPR = $25^{\circ}C$ , CL=20pF Serial Peripheral Interface Timing Characteristics | SYMBOL | SIGNAL | | MIN. | TYP. | MAX. | UNIT | |--------|-----------|-----------------------------|------|----------|------|------| | tCSS | | Chip select setup time | 60 | | | ns | | tCSH | C/S# | Chip select hold time | 65 | | | ns | | tSCC | (CSB) | Chip select setup time | 20 | Ģ | | ns | | tCHW | | Chip select setup time | 40 | | | ns | | tSCYCW | | Serial clock cycle (Write) | 50 | | | ns | | tSHW | | SCL "H" pulse width (Write) | 25 | | | ns | | tSLW | ĺ | SCL "L" pulse width (Write) | 25 | | | ns | | tSCYCR | SCL | Serial clock cycle (Read) | 150 | | | ns | | tSHR | | SCL "H" pulse width (Read) | 60 | | | ns | | tSLR | | SCL "L" pulse width (Read) | 60 | 2 | | ns | | tSDS | | Data setup time | 30 | | | ns | | tSDH | SDA (DIN) | Data hold time | 30 | | | ns | | tACC | (DOUT) | Access time | | <i>w</i> | 75 | ns | | tOH | | Output disable time | 10 | | | ns | Note: All timings are based on 20% to 80% of VDDIO-GND Note 7-3. 3 pin serial interface characteristics (write mode) # Note 7-4. 3 pin serial interface characteristics (read mode) Note 7-5. 4 pin serial interface characteristics (write mode) # Note 7-6. 4 pin serial interface characteristics (read mode) # 7-3-3) Power On/Off Characteristics # Power ON Sequence # **Power OFF Sequence** # 8. Optical Characteristics # 8-1) Specification Measurements are made with that the illumination is under an angle of 45 degrees, the detector is perpendicular unless otherwise specified. | Symbol | Parameter | Conditions | Temperature | Min | Тур. | Max | Unit | Note | |---------------------|----------------------|------------|-------------|-----|------|-----|------|----------| | R | Reflectance | White | 25°C | 30 | 34 | - | % | Note 8-1 | | CR | Contrast Ratio | - | 25°C | 10 | 15 | - | | - | | RS_L* | Red State L*value | Red | 25°C | 23 | 26 | | | Note 8-1 | | RS_a | Red State a* value | Red | 25°C | 35 | 39 | - | | Note 8-1 | | YS_L* | Yellow State L*value | Yellow | 25°C | 52 | 57 | | | Note 8-1 | | YS_b* | Yellow State b*value | Yellow | 25°C | 58 | 66 | | | Note 8-1 | | T <sub>update</sub> | Update time | Red/Yellow | 25°C | | 14 | | sec | | | RS_L* | Red State L* value | Red | 0 °C | 22 | 26 | | | Note 8-1 | | RS_a* | Red State a* value | Red | 0 °C | 30 | 35 | | | Note 8-1 | | YS_L* | Yellow State L*value | Yellow | 0°C | 50 | 56 | | | Note 8-1 | | YS_b* | Yellow State b*value | Yellow | 0°C | 51 | 60 | | | Note 8-1 | | T <sub>update</sub> | Update time | Red/Yellow | 0°C | | 40 | | sec | | WS: White state, DS: Dark state, RS: Red state, YS: Yellow state Note 8-1: Luminance meter: Eye – One Pro Spectrophotometer # 8-2) Definition of contrast ratio The contrast ratio (CR) is the ratio between the reflectance in a full white area (Rl) and the reflectance in x CR = Rl/Rd # 8-3) Reflection Ratio The reflection ratio is expressed as: $R = Reflectance \; Factor_{white \; board} \quad x \quad \left( \; L_{center} \; / \; L_{white \; board} \; \right)$ $L_{center}$ is the luminance measured at center in a white area (R=G=B=1). $L_{white board}$ is the luminance of a standard white board. Both are measured with equivalent illumination source. The viewing angle shall be no more than 2 degrees. #### 9. Handling, Safety and Environmental Requirements and Remark #### WARNING The display glass may break when it is dropped or bumped on a hard surface. Handle with care. Should the display break, do not touch the electrophoretic material. In case of contact with electrophoretic material, wash with water and soap. #### **CAUTION** The display module should not be exposed to harmful gases, such as acid and alkali gases, which corrode electronic components. Disassembling the display module can cause permanent damage and invalidate the warranty agreements. IPA solvent can only be applied on active area and the back of a glass. For the rest part, it is not allowed. #### **Mounting Precautions** - (1) It's recommended that you consider the mounting structure so that uneven force (ex. Twisted stress) is not applied to the module. - (2) It's recommended that you attach a transparent protective plate to the surface in order to protect the EPD. Transparent protective plate should have sufficient strength in order to resist external force. - (3) You should adopt radiation structure to satisfy the temperature specification. - (4) Acetic acid type and chlorine type materials for the cover case are not desirable because the former generates corrosive gas of attacking the PS at high temperature and the latter causes circuit break by electro-chemical reaction. - (5) Do not touch, push or rub the exposed PS with glass, tweezers or anything harder than HB pencil lead. And please do not rub with dust clothes with chemical treatment. Do not touch the surface of PS for bare hand or greasy cloth. (Some cosmetics deteriorate the PS) - (6) When the surface becomes dusty, please wipe gently with absorbent cotton or other soft materials like chamois soaks with petroleum benzene. Normal-hexane is recommended for cleaning the adhesives used to attach the PS. Do not use acetone, toluene and alcohol because they cause chemical damage to the PS. - (7) Wipe off saliva or water drops as soon as possible. Their long time contact with PS causes deformations and color fading. | Data sheet status | | | | | | |-----------------------|--------------------------------------------------------------------------------------------|--|--|--|--| | Product specification | This data sheet contains final product specifications subjected to changes without notice. | | | | | # **Limiting values** Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. # **Application information** Where application information is given, it is advisory and does not form part of the specification. # 10. Reliability Test | | TEST | CONDITION | REMARK | |---|-----------------------------------------------|----------------------------------------------------|--------------------------| | 1 | High Temperature Storage | Ta= 60°C 40% RH, 240Hrs | (Test in White pattern) | | 2 | Low Temperature Storage | Ta= -25°C, 240Hrs | (Test in White pattern) | | 3 | High Temperature<br>Operation | Ta= 40°C 35% RH, 240Hrs | | | 4 | Low Temperature Operation | Ta= 0°C, 240Hrs | | | 5 | High-Temperature, High-<br>Humidity Operation | T = +40°C, RH = 80%, 240Hrs | | | 6 | High Temperature, High-<br>Humidity Storage | Ta= 60°C 80% RH, 240Hrs | (Test in White Pattern) | | 7 | Heat Shock | -25°C(30 min) ~60°C(30 min)<br>50 cycle, 1Hr/cycle | (Test in White pattern ) | | 8 | Electrostatic Discharge | (Machine model) +/- 200V<br>0Ω, 200pF | Non-operation | Actual EMC level to be measured on customer application. Note: The protective film must be removed before temperature test. # < Criteria > In the standard conditions, there is not display function NG issue occurred. All the cosmetic specification is judged before the reliability stress. #### 11. Block Diagram